

www.DataSheet4U.com

# PBL 3796, PBL 3796/2 Subscriber Line Interface Circuit

### **Description**

PBL 3796 is an analog Subscriber Line Interface Circuits (SLICs), which are fabricated in a 75 V bipolar, monolithic process.

The programmable battery feed is resistive with short-loop current limiting. A switch-mode regulator reduces on-chip power dissipation in the active state. In the standby state, power dissipation is further reduced, while still permitting supervisory functions to be active.

Tip-ring polarity is reversible without altering SLIC supervisory and voice frequency (vf) functions. Tip and ring outputs can be set to high impedance states. These and other operating states are activated via a parallel, four bit control word.

An external resistor controls the off-hook detector threshold current. The ring trip detector can operate with both balanced and unbalanced ringing systems. The two detectors are read via a shared output.

Ring and test relay drivers with internal clamp diodes are provided.

The complex or real two-wire impedance is set by a scaled, lumped element network.

Two- to four-wire and four- to two-wire signal conversion is provided by the SLIC in conjunction with either a conventional or a programmable CODEC/filter.

Longitudinal line voltages are suppressed by a control loop within the SLIC. Packages are 28-pin, dual-in-line; 32-pin or 44-pin j-leaded chip carrier.

The difference between PBL 3796 and PBL 3796/2 is mainly the longitudinal balance spec.



Figure 1. Block diagram. Pin numbers refer to the dual-in-line package.

# **Key Features**

- On-chip switch mode regulator to minimize power dissipation
- Programmable, resistive battery feed with short-loop current limiting
- Line feed characteristics independent of battery variations
- Tip-ring polarity reversal function
- Tip and ring open circuit state; tip open with ring active state
- · Detectors:
  - programmable loop current detector
  - ring trip detector
- · Ring and test relay drivers
- Line terminating impedance, complex or real, set by a simple external network
- Hybrid function with conventional or programmable CODEC/filters
- 70 dB longitudinal to metallic balance
- 79 mA peak longitudinal current suppression
- Idle noise < 10 dBrnC, < -80 dBup





# **Absolute Maximum Ratings**

Note: pin numbers refer to the 28-pin, dual-in-line package, unless otherwise indicated.

| Parameter                                                                          | Symbol                            | Min              | Max             | Unit |
|------------------------------------------------------------------------------------|-----------------------------------|------------------|-----------------|------|
| Temperature and humidity                                                           |                                   |                  |                 |      |
| Storage temperature range                                                          | T <sub>Stg</sub>                  | -55              | +150            | °C   |
| Operating ambient temperature range                                                | T <sub>Amb</sub>                  | -40              | +85             | °C   |
| Operating junction temperature range (Note 1)                                      | T <sub>i</sub>                    | -40              | 135             | °C   |
| Power supply                                                                       |                                   |                  |                 |      |
| V <sub>cc</sub> with respect to ground                                             | V <sub>cc</sub>                   | -0.4             | +6.5            | V    |
| V <sub>EE</sub> with respect to ground                                             | V                                 | -6.5             | +0.4            | V    |
| V <sub>Bat</sub> with respect to ground                                            | V <sub>Bat</sub>                  | -70              | +0.4            | V    |
| Power dissipation                                                                  |                                   |                  |                 |      |
| Continuous power dissipation at T <sub>Amb</sub> = 70 °C (Note 3)                  |                                   |                  |                 |      |
| 28-pin, plastic dual-in-line (N)                                                   |                                   |                  | 1.5             | W    |
| 44-pin j-leaded chip carrier (QN)                                                  |                                   |                  | 1.5             | W    |
| 32-pin, j-leaded and leadless chip carrier (RN)                                    |                                   |                  | 1.7             | W    |
| Ground                                                                             |                                   |                  |                 |      |
| Voltage between GND1 and GND2 (Note 4)                                             | $V_{G12}$                         | -0.1             | +0.1            | V    |
| Switch mode regulator                                                              |                                   |                  |                 |      |
| Peak current through regulator switch (pin L)                                      | l <sub>IPk</sub>                  |                  | 150             | mA   |
| Regulator switch output (pin L) peak off-state voltage                             | V <sub>IPk</sub>                  |                  | +2              | V    |
| Relay drivers                                                                      |                                   |                  |                 |      |
| Test relay supply voltage                                                          | V <sub>TRly</sub>                 | V <sub>Bat</sub> | V <sub>cc</sub> | V    |
| Ring relay supply voltage                                                          | V <sub>RRly</sub>                 | V <sub>Bat</sub> | v <sub>cc</sub> | V    |
| Test relay current                                                                 | l <sub>TRly</sub>                 |                  | 80              | mA   |
| Ring relay current                                                                 | RRIv                              |                  | 80              | mA   |
| Ring trip comparator                                                               |                                   |                  |                 |      |
| Input voltage                                                                      | $V_{DT}, V_{DR}$                  | V <sub>Bat</sub> | 0               | V    |
| Input current, t <sub>p</sub> = 10 ms                                              | l <sub>DT</sub> , l <sub>DR</sub> | -2               | +2              | mA   |
| Digital inputs, outputs C1 - C4, E0, DET, CHCLK                                    |                                   |                  |                 |      |
| Input voltage                                                                      | $V_{_{ID}}$                       | -0.4             | V <sub>cc</sub> | V    |
| Output voltage (DET not active)                                                    | V <sub>OD</sub>                   | -0.3             | v <sub>cc</sub> | V    |
| Output current                                                                     | I <sub>OD</sub>                   |                  | 3               | mA   |
| TIPX and RINGX terminals                                                           |                                   |                  |                 |      |
| TIPX or RINGX continuous voltage (Notes 5, 6)                                      | $V_T, V_R$                        | -70              | 1               | V    |
| TIPX or RINGX, pulsed voltage, $t_w < 10$ ms and $t_{rep} > 10$ s (Notes 5, 6)     | $V_{T}, V_{R}$                    | -70              | 5               | V    |
| TIPX or RINGX, pulsed voltage, $t_w < 1 \mu s$ and $t_{rep} > 10 s$ (Notes 5, 6)   | $V_T, V_R$                        | -90              | 10              | V    |
| TIPX or RINGX, pulsed voltage, $t_w$ < 250 ns and $t_{rep}$ > 10 s (Notes 5, 6, 7) | $V_T, V_R$                        | -120             | 15              | V    |
| TIPX or RINGX current                                                              | Ldc                               | -105             | 105             | mA   |
| Recommended Operating Conditions                                                   |                                   |                  |                 |      |
| Parameter                                                                          | Symbol                            | Min              | Max             | Unit |
| Ambient temperature                                                                | T <sub>Amb</sub>                  | 0                | 70              | °C   |
|                                                                                    | _                                 | _                |                 |      |

 $V_{\rm CC}$  with respect to ground  $V_{\rm EE}$  with respect to ground  $V_{\rm Bat}$  with respect to ground (Note 8, 9, 11) GND2 with respect to GND1 (Note 10) -58.0 -40.0 ٧ 0

0

4.75

-5.25

90

5.25

-4.75

°C

www.DataSheet4U.com

Case temperature



#### **Notes**

- The circuit includes thermal protection. Ref. to section Over-temperature protection. Operation above 135 °C may degrade device reliability.
- 2. –
- 3. Values apply for momentary junction temperature of 120°C without heat sink.
- 4. The GND1 and GND2 pins should be connected together via a direct printed circuit board trace.
- 5.  $V_{\tau}$  and  $V_{p}$  are referenced to ground.  $t_{w}$  is pulse width of a rectangular test pulse and  $t_{rep}$  is pulse repetition rate.
- 6. These voltage ratings require a diode to be installed in series with the VBAT pin as shown in figure 11 ( $D_7$ ).
- 7.  $R_{F_1}$ ,  $R_{F_2} \ge 20 \Omega$  is also required. Pulse is supplied to Tip and Ring outside  $R_{F_1}$ ,  $R_{F_2}$ .
- 8. For long loop applications with -63V< V<sub>Bat</sub>< -56V, the saturation guard reference voltage, V<sub>SGRef</sub>, should be adjusted by calculating a value for resistor R<sub>SG</sub> as described in the text. Not that the adjustment terminal, RSG, is available only on the 44-pin leaded chip carrier packages.
- 9.  $V_{Bat}$  should be applied with a  $\partial V_{Bat}/\partial t < 4$  V/ $\mu$ sec. A time constant of 2.6  $\mu$ s is suggested (e.g. 5.6  $\Omega$  and 0.47  $\mu$ F). The VBAT terminal must at all times be at a lower potential than any other terminal to maintain proper junction isolation. Refer to section Power-up sequence.
- 10. GND1 and GND2 must be connected before supply voltages.
- 11. A VBAT of maximum -40V may be used. However with a VBAT of -40 to -46 V, the performance on long lines\* will degrade outside the specified limits. Parameters effected are; Line current, longitudinal balance, idle channel noise and VBAT PSRR. \*Long lines is in this case outside the constant current range with the VBAT dependant saturation guard activated.

#### **Electrical Characteristics**

 $\begin{array}{l} 0 \text{ }^{\circ}\text{C} \leq \text{T}_{\text{Amb}} \leq 70 \text{ }^{\circ}\text{C}, \text{ } \text{V}_{\text{CC}} = +5 \text{ V} \pm 5\%, \text{ } -58.0 \text{ V} \leq \text{V}_{\text{Bat}} \leq -46.0 \text{ V}, \text{V}_{\text{EE}} = -5 \text{V} \pm 5\%, \text{ GND1} = \text{GND2}, \text{R}_{\text{DC1}} = \text{R}_{\text{DC2}} = 1.25 \text{ k}\Omega, \text{R}_{\text{D}} = 51.1 \text{ k}\Omega, \text{R}_{\text{CH}} = 909 \,\Omega, \text{R}_{\text{Bat}} = 10 \,\Omega, \text{C}_{\text{HP}} = 0.22 \,\mu\text{F}, \text{C}_{\text{DC}} = 1.2 \,\mu\text{F}, \text{C}_{\text{D}} = 0.01 \,\mu\text{F}, \text{C}_{\text{TC}} = \text{C}_{\text{RC}} = 2200 \,\text{pF}, \text{C}_{\text{CH1}} = 0.047 \,\mu\text{F}, \text{C}_{\text{CH2}} = 1500 \,\text{pF}, \text{C}_{\text{Fit}} = 0.47 \,\mu\text{F}, \text{C}_{\text{Bat}} = 0.47 \,\mu\text{F}, \text{C}_{\text{Q}} = 0.33 \,\mu\text{F}, \text{L} = 1 \text{mH}; \text{Z}_{\text{TR}} \text{ (2-wire ac terminating impedance)} = 600 \,\Omega, \text{Z}_{\text{L}} \text{ (line impedance)} = 600 \,\Omega, \text{R}_{\text{F1}} = \text{R}_{\text{F2}} = 0 \,\text{ohm}, \text{R}_{\text{T}} = 60 \,\text{k}\Omega, \text{R}_{\text{RX}} = 30 \,\text{k}\Omega; \text{ unless otherwise specified.} \end{array}$ 

| Parameter                                                       | fig | Condition                                       | Min  | Тур  | Max | Unit                    |
|-----------------------------------------------------------------|-----|-------------------------------------------------|------|------|-----|-------------------------|
| 2-wire port                                                     |     |                                                 |      |      |     |                         |
| Overload level, V <sub>TRO</sub>                                | 2   | 1% THD, $E_{L} = 0$ , $f = 1$ kHz,              | 3.1  | 3.5  |     | $V_{Pk}$                |
| 0                                                               |     | (Note 1)                                        | 7.2  | 8.3  |     | dBm                     |
|                                                                 |     |                                                 | 9.0  | 10.1 |     | dBu                     |
|                                                                 |     | $V_{Bat} = -46.0 \text{ V to } -58.0 \text{V}$  |      |      |     |                         |
|                                                                 |     | 1% THD, 1 kHz                                   |      |      |     |                         |
|                                                                 |     | $RL_{DC} = 2000\Omega$ , $RL_{AC} = 600\Omega$  | 1.55 | 3    |     | Vpk                     |
|                                                                 |     | $RL_{DC}^{=\infty}$ , $RL_{AC}=600\Omega$       |      | 1.5  |     | Vpk                     |
|                                                                 |     | $V_{Bat} = -43.5 \text{ V to } -46.0 \text{V}$  |      |      |     |                         |
|                                                                 |     | 1% THD, 1 kHz                                   |      |      |     |                         |
|                                                                 |     | +25°C to +70°C                                  |      |      |     |                         |
|                                                                 |     | $RL_{DC}=2000\Omega$ , $RL_{AC}=600\Omega$      |      | 2    |     | Vpk                     |
|                                                                 |     | $V_{Bat} = -43.5 \text{ V to } -46.0 \text{ V}$ |      |      |     | ·                       |
|                                                                 |     | 1ຶ່ນ THD, 1 kHz                                 |      |      |     |                         |
|                                                                 |     | 0°C to +25°C                                    |      |      |     |                         |
|                                                                 |     | $RL_{DC}=2000\Omega$ , $RL_{AC}=600\Omega$      |      | 1    |     | Vpk                     |
| Input impedance, Z <sub>TRX</sub>                               |     | Note 3                                          |      |      |     |                         |
| Longitudinal impedance, Z <sub>LoT</sub> , Z <sub>LoR</sub>     | 3   | f ≤ 100 Hz                                      |      | 25   | 40  | Ω/wire                  |
| Longitudinal current limit, I <sub>LoT</sub> , I <sub>LoR</sub> |     | f ≤ 100 Hz                                      |      |      |     |                         |
| 201 2011                                                        |     | Active state                                    | 20   | 28   |     | mA <sub>rms</sub> /wire |
|                                                                 |     | Stand-by state                                  | 8.5  | 19   |     | mA <sub>rms</sub> /wire |
| Longitudinal to metallic balance, B <sub>LM</sub>               |     | IEEE Standard 455-1985                          |      |      |     |                         |
| <del></del>                                                     |     | 0.2 kHz < f < 3.4 kHz, Note 4                   |      |      |     |                         |
| Standard version                                                |     | Normal polarity                                 | 50   | 70   |     | dB                      |
|                                                                 |     | Reversed polarity                               | 50   | 65   |     | dB                      |
| -/2 version                                                     |     | Normal polarity                                 | 60   | 70   |     | dB                      |
|                                                                 |     | Reversed polarity                               | 55   | 65   |     | dB                      |
|                                                                 |     | Average per lot,                                |      |      |     |                         |
|                                                                 |     | Normal polarity                                 | 65   |      |     | dB                      |
| Metallic to longitudinal balance, B <sub>ML</sub>               |     | FCC part 68 paragraph 68.310                    |      |      |     |                         |
|                                                                 |     | 0.2 kHz< f <4.0 kHz                             | 40   |      |     | dB                      |
|                                                                 |     | F = 1.0 kHz                                     |      | 53   |     | dB                      |
|                                                                 |     |                                                 |      |      |     |                         |

### **PBL 3796**



| Parameter_DataSheet4U.com                          | Ref<br>fig | Conditions                                                                                                                     | Min      | Тур | Max | Unit |
|----------------------------------------------------|------------|--------------------------------------------------------------------------------------------------------------------------------|----------|-----|-----|------|
| Longitudinal to metallic balance, B <sub>IME</sub> | 4          | 0.2 kHz < f < 3.4 kHz,                                                                                                         |          |     |     |      |
|                                                    |            | $B_{LME} = 20 \bullet log \left  \frac{E_{Lo}}{V_{TR}} \right $                                                                |          |     |     |      |
| Standard version                                   |            | Normal polarity                                                                                                                | 50       | 70  |     | dB   |
| Standard Version                                   |            | Reversed polarity                                                                                                              | 50<br>50 | 65  |     | dB   |
| -/2 version                                        |            | Normal polarity                                                                                                                | 60       | 70  |     | dB   |
| , = 1 0.0.0                                        |            | Reversed polarity                                                                                                              | 55       | 65  |     | dB   |
| Longitudinal to four wire balance,B                | 4          | 0.2kHz < f < 3.4kHz                                                                                                            |          |     |     |      |
| 7 156                                              |            | $B_{LFE} = 20 \bullet \log \left  \frac{E_{Lo}}{V_{TX}} \right $                                                               |          |     |     |      |
| Standard version                                   |            | Normal polarity                                                                                                                | 50       | 70  |     | dB   |
|                                                    |            | Reversed polarity                                                                                                              | 50       | 65  |     | dB   |
| -/2 version                                        |            | Normal polarity                                                                                                                | 60       | 70  |     | dB   |
|                                                    |            | Reversed polarity                                                                                                              | 55       | 65  |     | dB   |
| Metallic to longitudinal balance, B <sub>MLE</sub> | 5          | $B_{MLE} = 20 \bullet log \left  \frac{E_{TR}}{V_{Lo}} \right , E_{RX} = 0$                                                    |          |     |     |      |
|                                                    |            | 0.2kHz < f < 4.0kHz                                                                                                            | 40       |     |     | dB   |
|                                                    |            | f = 1.0 kHz                                                                                                                    |          | 53  |     | dB   |
| Four wire to longitudinal balance,B <sub>FLE</sub> | 5          | $B_{FLE} = 20 \cdot \log \left  \frac{E_{RX}}{V_{Lo}} \right , E_{TR} \text{ source re}$ $0.2 \text{kHz} < f < 4.0 \text{kHz}$ | emoved   |     |     |      |
|                                                    |            | 0 2kHz < f < 4 0kHz                                                                                                            | 40       |     |     | dB   |
|                                                    |            | f = 1.0 kHz                                                                                                                    |          | 53  |     | dB   |
| 2-wire return loss, r                              |            | $r = 20 \bullet log \left  \frac{Z_L + Z_{TR}}{Z_I - Z_{TP}} \right $ , Note 5                                                 |          |     |     |      |
|                                                    |            | 0.2kHz ≤ f < 0.5kHz                                                                                                            | 30       | 35  |     | dB   |
|                                                    |            | $0.5 \text{kHz} \le f < 1.0 \text{kHz}$                                                                                        | 25       | 30  |     | dB   |
|                                                    |            | $1.0kHz \le f \le 3.4kHz$                                                                                                      | 15       | 21  |     | dB   |









Figure 2. Overload level.

 $1/\omega C \ll R_{_{I}}$ ,

$$\begin{split} PBL~3796~R_{_L} &= 600~\Omega, \\ R_{_T} &= 60~k\Omega,~R_{_{RX}} &= 30~k\Omega. \end{split}$$

Figure 3. Longitudinal input impedance. 
$$Z_{LoT} = Z_{LoR} = \frac{V_{LoT} + V_{LoR}}{I_{Lo}}$$

Figure 4. Longitudinal-to-metallic ( $B_{\rm LME}$ ) and Longitudinal-to-four-wire ( $B_{\rm LFE}$ ) balance.

 $1/\omega C \ll 150 \Omega$ 

$$R_{IT} = R_{ID} = 300 \, \Omega_{I}$$

$$\begin{split} R_{\scriptscriptstyle LT} &= R_{\scriptscriptstyle LR} = 300 \; \Omega, \\ R_{\scriptscriptstyle T} &= 60 \; k\Omega, \; R_{\scriptscriptstyle RX} = 30 \; k\Omega. \end{split}$$

Figure 5. Metallic-to-longitudinal ( $B_{\rm \tiny MLE}$ ) and four-wire-to-longitudinal ( $B_{\rm \tiny FLE}$ ) balance.

 $1/\omega C \ll 150 \Omega$ ,

$$R_{LT} = R_{LR} = 300 \,\Omega,$$

$$\begin{split} R_{LT} &= R_{LR} = 300 \; \Omega, \\ R_{T} &= 60 \; k\Omega, \; R_{RX} = 30 \; k\Omega. \end{split}$$



| rameterw.DataSheet4U.com                              | Ref<br>fig | Conditions                                   | Min   | Тур   | Max   | Unit     |
|-------------------------------------------------------|------------|----------------------------------------------|-------|-------|-------|----------|
| Polarity reversal time, t                             |            | Normal to reversed polarity or               |       | 4     | 15    | ms       |
| •                                                     |            | reversed to normal polarity                  |       |       |       |          |
| TIPX idle voltage, V <sub>Ti</sub>                    |            | Normal polarity                              |       |       |       |          |
|                                                       |            | $V_{Bat} = -48 \text{ V}$                    | -5.0  | -3.5  | -2.0  | V        |
| TIPX to RINGX idle voltage, Vtro                      |            | Active and standby V <sub>Bat</sub> =-48V    |       |       |       |          |
|                                                       |            | R1=open loop                                 |       |       |       |          |
| Standard version                                      |            | Normal polarity                              |       |       | 42    | V        |
|                                                       |            | Reversed polarity                            | -42   |       |       | V        |
| -/2 version                                           |            | Normal polarity                              |       |       | 40    | V        |
|                                                       |            | Reversed polarity                            | -40   |       |       | V        |
| 4-wire transmit port (VTX)                            |            |                                              |       |       |       |          |
| Overload level, V <sub>TXO</sub>                      | 2          | Load impedance > 20 kΩ,                      | 3.1   | 3.5   |       | $V_{Pk}$ |
| . 170                                                 |            | f = 1 kHz, 1% THD, E <sub>RX</sub> = 0       | 9.0   | 10.1  |       | dBu      |
|                                                       |            | Note 6                                       | -     |       |       |          |
| Output offset voltage, $\Delta V_{TX}$                |            |                                              | -50   | ±5    | +50   | mV       |
| Output impedance, $Z_{Tx}$                            |            | 0.2kHz ≤ f ≤ 3.4kHz                          |       | 6     | 20    | Ω        |
| 4-wire receive port (RSN)                             |            |                                              |       |       |       |          |
| RSN dc voltage, V <sub>RSN</sub>                      |            | $I_{RSN} = 0$                                | -10   | 0     | +10   | mV       |
| RSN impedance, Z <sub>RSN</sub>                       |            | $0.2kHz \le f \le 3.4kHz$                    |       | 3     | 20    | Ω        |
| RSN current (I <sub>RSN</sub> ) to metallic           |            | $0.2kHz \le f \le 3.4kHz,$                   |       | 40    |       | dB       |
| loop current ( $I_{\rm l}$ ) gain, $\alpha_{\rm RSN}$ |            | 1                                            |       |       |       |          |
| r (L) S Ron                                           |            | $\alpha_{RSN} = \frac{I_L}{I}$               |       |       |       |          |
|                                                       |            | *RSN                                         |       |       |       |          |
| Frequency response                                    |            |                                              |       |       |       |          |
| Two-wire to four-wire, g <sub>2-4</sub>               | 6          | $0.3$ kHz $\leq f \leq 3.4$ kHz              | -0.1  | ±0.03 | +0.1  | dB       |
|                                                       |            | Relative to 1.0 kHz, 0 dBu                   |       |       |       |          |
|                                                       |            | E <sub>RX</sub> = 0 V, (Note 7)              |       |       |       |          |
| Four-wire to two-wire, g <sub>4-2</sub>               | 6          | $0.3kHz \le f \le 3.4kHz$                    | -0.1  | ±0.03 | +0.1  | dB       |
|                                                       |            | Relative to 1.0 kHz, 0 dBu                   |       |       |       |          |
|                                                       |            | E <sub>L</sub> = 0 V, (Notes 8, 14)          |       |       |       |          |
| Four-wire to four-wire, g <sub>4-4</sub>              | 6          | $0.3kHz \le f \le 3.4kHz$                    | -0.1  | ±0.06 | +0.1  | dB       |
|                                                       |            | Relative to 1.0 kHz, 0 dBu                   |       |       |       |          |
|                                                       |            | $E_{L} = 0 \text{ V}, \text{ (Notes 8, 14)}$ |       |       |       |          |
| Insertion loss                                        |            |                                              |       |       |       |          |
| Two-wire to four-wire, G <sub>2-4</sub>               | 6          | 0 dBu, 1 kHz, $E_{RX} = 0$ , (Notes 7, 9)    | -0.15 | ±0.1  | +0.15 | dB       |
| Four-wire to two-wire, G <sub>4-2</sub>               | 6          | 0 dBu, 1 kHz, $E_{L} = 0$ , (Notes 8, 9)     | -0.15 | ±0.1  | +0.15 | dB       |
| Four-wire to four-wire, G <sub>4-4</sub>              | 6          | 0 dBu, 1 kHz, $E_L = 0$ , (Notes 8, 9)       | -0.15 | ±0.1  | +0.15 | dB       |
| Gain tracking                                         |            |                                              |       |       |       |          |
| Two-wire to four-wire (Note 7) and                    | 6          | Referenced to -10 dBu, 1 kHz                 |       |       |       |          |
| Four-wire to two-wire (Note 8)                        |            | +3 dBu to -30 dBu                            | -0.1  |       | +0.1  | dB       |
|                                                       |            | -30 dBu to -55 dBu                           |       | ±0.1  |       | dB       |



Figure 6. Frequency response, insertion loss, gain tracking, idle channel noise, THD, inter-modulation.

 $1/\omega C \ll R_{L}$ 

$$\begin{split} R_{_L} &= 600 \ \Omega, \\ R_{_T} &= 60 \ k\Omega, \ R_{_{RX}} = 30 \ k\Omega. \end{split}$$

# **PBL 3796**



| Parameter DataSheet4U.com                                                                                                                 | Ref<br>fig | Conditions                                                                                                                    | Min   | Тур        | Max        | Unit       |
|-------------------------------------------------------------------------------------------------------------------------------------------|------------|-------------------------------------------------------------------------------------------------------------------------------|-------|------------|------------|------------|
| Noise                                                                                                                                     |            |                                                                                                                               |       |            |            |            |
| Idle channel noise at two-wire                                                                                                            | 6          | $E_{RX} = E_{L} = 0$ , Notes 2, 10, 14                                                                                        |       | 40         | 4.4        | ID 0       |
| (TIPX-RINGX) or four-wire (VTX) port                                                                                                      |            | C-msg weighting Psophometrical weighting                                                                                      |       | 10<br>-80  | 14<br>76   | dBrnC      |
| _                                                                                                                                         |            | , , , , , , , , , , , , , , , , , , , ,                                                                                       |       | -00        | -76        | dBup       |
| Single frequency out-of-band noise (N                                                                                                     |            |                                                                                                                               |       | F0         |            | 4DV        |
| Metallic, V <sub>TR</sub><br>Longitudinal, V <sub>Lo</sub>                                                                                | 7<br>7     | 12 kHz ≤ f ≤ 1 MHz<br>12 kHz ≤ f ≤ 90 kHz                                                                                     |       | -58<br>-68 | -55<br>-63 | dBV<br>dBV |
| Longitudinal, V <sub>Lo</sub>                                                                                                             | 7          | 90 kHz ≤ f ≤ 1 MHz                                                                                                            |       | -53        | -50        | dBV        |
| Total harmonic distortion                                                                                                                 |            |                                                                                                                               |       |            |            |            |
| Two-wire to four-wire,                                                                                                                    | 6          | 0.3kHz ≤ f ≤ 3.4kHz                                                                                                           |       | -64        | -50        | dB         |
| Four-wire to two-wire                                                                                                                     |            | 0 dBu, 1 kHz test signal, Note 2                                                                                              |       | 01         | 00         | <b>UD</b>  |
| Intermodulation                                                                                                                           |            |                                                                                                                               |       |            |            |            |
| Type 2f <sub>1</sub> - f <sub>2</sub>                                                                                                     | 6          | $0.3 \text{ kHz} < f_1, f_2 < 3.4 \text{ kHz},$                                                                               |       |            |            |            |
|                                                                                                                                           |            | Level $f_1$ = level $f_2$ = -25 to 0 dBv                                                                                      |       |            |            |            |
| Two wire to four wire                                                                                                                     |            | $f_1 \neq nf_2$ , $f_2 \neq nf_1$ , Note 2                                                                                    |       | 60         | <b>5</b> 0 | ٩D         |
| Two-wire to four-wire Four-wire to two-wire                                                                                               |            | $ \dot{E}_{RX} = 0 $ $ \dot{E}_{L} = 0 $                                                                                      |       | -60<br>-60 | -50<br>-50 | dB<br>dB   |
| Type f <sub>1</sub> ±50 Hz                                                                                                                | 6          | 0.3kHz < f <sub>1</sub> < $3.4$ kHz<br>Level 50 Hz = level f <sub>1</sub> - 14 dB,<br>Level f <sub>1</sub> = -15 dBv to 0 dBv |       |            |            |            |
|                                                                                                                                           |            | $f_1 \neq n \bullet 50 \text{ Hz}, \text{ Note 2}$                                                                            |       |            |            |            |
| Two-wire to four-wire                                                                                                                     |            | $E_{RX} = 0$                                                                                                                  |       | -65        | -50        | dB         |
| Battery feed characteristics                                                                                                              |            | NA.                                                                                                                           |       |            |            |            |
| Apparent battery voltage, E <sub>BAp</sub>                                                                                                |            | Active state                                                                                                                  | 47.5  | 50         | 52.5       | V          |
| · ·                                                                                                                                       |            | Active, polarity reversal state                                                                                               | -52.5 | -50        | -47.5      | V          |
| Feed resistance ( $R_{\text{Feed}}$ ) to programming resistance ( $R_{\text{DC1}}$ + $R_{\text{DC2}}$ ) conversion factor, $K_{\text{1}}$ |            | Active and active, polarity reversal state                                                                                    | 4.75  | 5.00       | 5.25       | Ratio      |
| osinoisia lactor, 14                                                                                                                      |            | $K_{1} = \frac{R_{DC1} + R_{DC2}}{R_{Feed}}$                                                                                  |       |            |            |            |
| Active state short circuit loop                                                                                                           |            | $R_{DC1} + R_{DC2} = 2.5 \text{ k}\Omega$                                                                                     | 53    | 59         | 65         | mA         |
| •                                                                                                                                         |            | 145                                                                                                                           | 55    | 55         | 00         | ША         |
| current, I <sub>LShAct</sub>                                                                                                              |            | $I_{LShAct} = \frac{143}{R_{DC1} + R_{DC2}}$                                                                                  |       |            |            |            |
| Active state loop current limiting                                                                                                        |            | $R_{DC1} + R_{DC2} = 2.5 \text{ k}\Omega$                                                                                     |       | 46         |            | mA         |
| threshold, I <sub>LLimAct</sub>                                                                                                           |            |                                                                                                                               |       |            |            |            |
| LLIIIAU                                                                                                                                   |            | $I_{LLimAct} = \frac{115}{R_{DC1} + R_{DC2}}, \text{ Note } 12$                                                               |       |            |            |            |
| Active state line current                                                                                                                 |            | $V_{Bat} = -43.5 \text{V to } -58.0 \text{V}$                                                                                 |       |            |            |            |
|                                                                                                                                           |            | $Z_{L}=2000\Omega$                                                                                                            | 16    |            |            | mA         |
|                                                                                                                                           |            | $R_{DC1} + R_{DC2} = 2.5 \text{k}\Omega$<br>$R_{DC1} + R_{DC2} = 2.5 \text{k}\Omega$                                          |       |            |            |            |
| Stand-by state short circuit loop                                                                                                         |            | $R_{DC1} + R_{DC2} = 2.5 \overline{k\Omega}$                                                                                  | 26    | 32         | 38         | mA         |
| current, I <sub>LShSb</sub>                                                                                                               |            | $I_{LShSb} = \frac{80}{R + R}$                                                                                                |       |            |            |            |
| Cland by state lane summed live the                                                                                                       |            | DC1 DC2                                                                                                                       |       | 40         |            | Λ          |
| Stand-by state loop current limiting                                                                                                      |            | $R_{DC1} + R_{DC2} = 2.5 \text{ k}\Omega$                                                                                     |       | 18         |            | mA         |
| threshold, I <sub>LLimSb</sub>                                                                                                            |            | $I_{LLimSb} = \frac{45}{R_{DC1} + R_{DC2}}$ , Note 12                                                                         |       |            |            |            |
|                                                                                                                                           |            | 20. 502                                                                                                                       |       |            |            |            |



Figure 7. Single-frequency out of band noise.

Resistance values in  $\Omega$ ,

$$V_{Lo} = 1.6 \cdot V'_{Lo}$$
  
 $1/\omega C \ll 100 \Omega$ 



| Parameter_DataSheet4U.com                            | Ref<br>fig | Conditions                                                                            | Min                 | Тур                 | Max                 | Unit      |
|------------------------------------------------------|------------|---------------------------------------------------------------------------------------|---------------------|---------------------|---------------------|-----------|
| Tip open circuit state                               |            |                                                                                       |                     |                     |                     |           |
| TIPX current, I <sub>LTLkTo</sub>                    |            | 8 Tip open circuit state -10                                                          |                     | ±5                  | 100                 | μΑ        |
|                                                      |            | $V_{Bat} > V_{TTo} > 0$                                                               |                     |                     |                     |           |
| RINGX current, I <sub>LRTo</sub>                     | 8          | Tip open circuit state                                                                |                     |                     |                     |           |
|                                                      |            | $R_{LRGnd} = 0 \Omega$                                                                | 23                  | 35                  | 50                  | mA        |
|                                                      |            | $R_{LRGnd} = 2.5 \text{ k}\Omega$                                                     |                     |                     |                     |           |
|                                                      |            | $V_{Bat} = -63 \text{ V}$                                                             | 22                  | 24                  |                     | mA        |
|                                                      |            | $V_{Bat} = -48 \text{ V}$                                                             | 16                  | 18                  |                     | mA        |
| RINGX voltage, V <sub>RTo</sub>                      | 8          | I <sub>LRTo</sub> < 20 mA                                                             | V <sub>Bat</sub> +1 | V <sub>Bat</sub> +4 | V <sub>Bat</sub> +6 | V         |
| Loop current detector                                |            |                                                                                       |                     |                     |                     |           |
| Loop current detector conversion factor              |            | $I_{LThOff} = K_{LThOff}/R_{D}$                                                       |                     |                     |                     |           |
| On-hook to off-hook, K <sub>LThOff</sub>             |            | Active, stand-by, polarity reversal state                                             | 395                 | 465                 | 535                 | V         |
| 2                                                    |            | Tip open circuit state. Note 15                                                       | 745                 | 930                 | 1115                | V         |
| Loop current detector conversion factor              |            | $I_{LThOn} = K_{LThOn}/R_{D}$                                                         |                     |                     |                     |           |
| Off-hook to On-hook, K <sub>LThOn</sub>              |            | Active, stand-by, polarity reversal state                                             | 348                 | 410                 | 472                 | V         |
|                                                      |            | Tip open circuit state. Note 15.                                                      | 655                 | 820                 | 985                 |           |
| Loop current detector conversion factor              |            | Active, stand-by and                                                                  | 20                  | 55                  | 90                  | V         |
| Hysteresis, K <sub>LTh</sub>                         |            | polatiry reversal state. Note 16.                                                     |                     |                     |                     |           |
| Dial pulse distortion                                |            | 10 pps, Off-hook: 900 $\Omega$                                                        |                     | 1                   | 5                   | %         |
|                                                      |            | On-hook: $\infty$ $\Omega$                                                            |                     |                     |                     |           |
| Ring trip comparator inputs (DT, DR)                 |            |                                                                                       |                     |                     |                     |           |
| Offset voltage, ΔV <sub>DTR</sub>                    | 9          | $V_{Bat} + 1 V < V_{DT}, V_{DR} < -2 V$                                               |                     |                     |                     |           |
|                                                      |            | $R = 0 k\Omega$                                                                       | -20                 | ±10                 | 20                  | mV        |
|                                                      |            | $R = 200 \text{ k}\Omega$                                                             | -40                 | ±10                 | 40                  | mV        |
| Input offset current, $\Delta I_{_{\rm B}}$          | 9          | $V_{Bat} + 1 V < V_{DT}, V_{DR} < -2 V$<br>$V_{Bat} + 1 V < V_{DT}, V_{DR} < -2 V,$   |                     | 0.05                | 1                   | μΑ        |
| Input bias Current, I <sub>B</sub>                   | 9          | $V_{Bat} + 1 V < V_{DT}, V_{DR} < -2 V,$                                              |                     | 0.1                 | 1                   | μΑ        |
|                                                      |            | $I_{B} = (I_{DT} + I_{DR})/2$                                                         |                     |                     |                     |           |
| Input resistance                                     |            | $I_{B} = (I_{DT} + I_{DR})/2$ $V_{Bat} + 1 \text{ V} < V_{DT}, V_{DR} < -2 \text{ V}$ |                     |                     |                     |           |
| unbalanced, $R_{DT}$ , $R_{DR}$                      |            |                                                                                       | 1                   |                     |                     | $M\Omega$ |
| balanced, R <sub>DTR</sub>                           |            |                                                                                       | 3                   |                     |                     | $M\Omega$ |
| Common mode range, V <sub>DT</sub> , V <sub>DR</sub> |            |                                                                                       | V <sub>Bat</sub> +1 |                     | -2                  | V         |



Figure 8. Tip open circuit state.

Figure 9. Ring trip comparator.  $2V < V < |V_{Bat} + 1|,$   $\frac{I_{DT} + I_{DR}}{2} = I_{B},$   $V'_{DTR} = \Delta V_{DTR},$   $\Delta I_{B} = \frac{V'_{DTR} - V_{DTR}}{R}$ 





|                                                                                               | Ref<br>fig   | Conditions                                                | Min                   | Тур                                            | Max                   | Unit    |
|-----------------------------------------------------------------------------------------------|--------------|-----------------------------------------------------------|-----------------------|------------------------------------------------|-----------------------|---------|
| Relay driver outputs (RINGRLY, TESTRL                                                         |              |                                                           |                       |                                                |                       |         |
| On state voltage, V <sub>TRIy</sub> , V <sub>RRIy</sub>                                       |              | $I_{TRIy}$ , $I_{RRLy} = 25 \text{ mA}$                   |                       |                                                |                       |         |
|                                                                                               |              | $0^{\circ}\text{C} < \text{T}_{Amb} < 25^{\circ}\text{C}$ | V <sub>cc</sub> - 2.0 | V <sub>cc</sub> - 1.8                          |                       | V       |
|                                                                                               |              | 25°C < T <sub>Amb</sub> < 70°C                            | V <sub>cc</sub> - 1.8 | V <sub>cc</sub> - 1.8<br>V <sub>cc</sub> - 1.6 | V <sub>cc</sub> - 1.0 | V       |
| Off state leakage current, I <sub>TRIy</sub> , I <sub>RRLy</sub>                              |              | $V_{TRly}, V_{RRly} = V_{Bat}$                            |                       | 5                                              |                       | μΑ      |
| Clamp voltage                                                                                 |              | $I_{TRIy}$ , $I_{RRLy} = 25 \text{ mA}$                   | V <sub>Bat</sub> - 3  |                                                | V <sub>Bat</sub> - 1  | V       |
| Digital inputs (C1-C4, E0, CHCLK)                                                             |              |                                                           |                       |                                                |                       |         |
| Input low voltage, V <sub>II</sub>                                                            |              |                                                           |                       |                                                | 0.8                   | V       |
| Input high voltage, V <sub>IH</sub>                                                           |              |                                                           | 2.0                   |                                                |                       | V       |
| Input low current, I                                                                          |              | V., = 0.4 V                                               | -0.4                  |                                                |                       | mA      |
| Input high current, I <sub>H</sub>                                                            |              | $V_{IL} = 0.4 \text{ V}$<br>$V_{IH} = 2.4 \text{ V}$      |                       |                                                | 40                    | μΑ      |
| Digital output (DET)                                                                          |              |                                                           |                       |                                                |                       |         |
| Output low voltage, V <sub>ol.</sub>                                                          |              | I <sub>OL</sub> = 1.0 mA                                  |                       |                                                | 0.45                  | V       |
| Output high voltage, V <sub>OH</sub>                                                          |              | $I_{OH} = -0.1 \text{ mA}$                                | 2.4                   |                                                |                       | V       |
| Resistive pull-up                                                                             |              | Vn                                                        | 12                    | 15                                             | 18                    | kΩ      |
|                                                                                               | <i>(</i> 1.) |                                                           |                       |                                                |                       |         |
| Switch mode regulator transistor output                                                       |              | I = 100 m / Note 17                                       |                       |                                                | 1.5                   | V       |
| Switch transistor saturation voltage, V <sub>ISat</sub><br>Leakage current, I <sub>II.k</sub> |              | I <sub>1</sub> = 100 mA, Note 17<br>V <sub>1</sub> = 0 V  |                       |                                                | 1.5<br>200            | μA      |
| Leanage current, I <sub>ILk</sub>                                                             |              | v <sub>1</sub> – 0 v                                      |                       |                                                | 200                   | μΑ      |
| Switch mode regulator clock input (CHCI                                                       | LK)          |                                                           |                       |                                                |                       |         |
| Clock frequency, f <sub>ChClk</sub>                                                           |              |                                                           | 253                   | 256                                            | 259                   | kHz     |
| Rise and fall time                                                                            |              |                                                           |                       |                                                | 50                    | ns      |
| Duty cycle ratio                                                                              |              |                                                           | 46                    |                                                | 54                    | %       |
| Power supply rejection ratio (PSRR)                                                           |              |                                                           |                       |                                                |                       |         |
| V <sub>CC</sub> to two-wire port and                                                          |              | saturation guard off                                      |                       |                                                |                       |         |
| V <sub>cc</sub> to four-wire port                                                             |              | 50 Hz < f < 4 kHz                                         | 35                    |                                                |                       | dB      |
| rejection ratio, PSRR <sub>cc</sub>                                                           |              | 4 kHz < f < 50 kHz                                        | 30                    |                                                |                       | dB      |
|                                                                                               |              | saturation guard on                                       |                       |                                                |                       |         |
|                                                                                               |              | 50 Hz < f < 4 kHz                                         | 20                    |                                                |                       | dB      |
|                                                                                               |              | Note 18                                                   | _0                    |                                                |                       |         |
| V <sub>FF</sub> to two-wire port and                                                          |              | 50 Hz < f < 4 kHz                                         | 10                    |                                                |                       | dB      |
| V <sub>EF</sub> to four-wire port                                                             |              | 4 kHz < f < 50 kHz                                        | 0                     |                                                |                       | dB      |
| rejection ratio, PSRR <sub>FF</sub>                                                           |              | Note 18                                                   | Ü                     |                                                |                       | ab      |
| V <sub>Rat</sub> to two-wire port and                                                         |              | 50 Hz < f < 4 kHz                                         | 25                    |                                                |                       | dB      |
|                                                                                               |              | 4 kHz < f < 50 kHz                                        |                       |                                                |                       |         |
| V <sub>Bat</sub> to four-wire port                                                            |              | 4 kH2 < 1 < 50 kH2<br>Note 18                             | 20                    |                                                |                       | dB      |
| rejection ratio, PSRR <sub>Bat</sub>                                                          |              | Note 16                                                   |                       |                                                |                       |         |
| Power supply currents (relay drivers off)                                                     |              |                                                           |                       |                                                |                       |         |
| V <sub>cc</sub> supply current, I <sub>cc</sub>                                               |              | On- or off-hook, active state                             |                       | 8                                              | 12                    | mA      |
| V <sub>EE</sub> supply current,  I <sub>EE</sub>                                              |              | On- or off-hook, active state                             |                       | 6                                              | 9                     | mΑ      |
| V <sub>Bat</sub> supply current,  I <sub>Bat</sub>                                            |              | On-hook, active state                                     | <u> </u>              | 3.5                                            | 6                     | mΑ      |
| Power dissipation                                                                             |              |                                                           |                       |                                                |                       |         |
| On-hook total dissipation, P <sub>OnOp</sub>                                                  |              | V <sub>Bat</sub> = -48 V, Open circuit state              |                       | 60                                             | 100                   | mW      |
| On-hook total dissipation, P <sub>OnSb</sub>                                                  |              | $V_{\text{Bat}} = -48 \text{ V}$ , Stand-by state         |                       | 190                                            | 250                   | mW      |
| On-hook total dissipation, P <sub>OnAct</sub>                                                 |              | $V_{\text{Bat}} = -48 \text{ V}$ , Active state           |                       | 275                                            | 350                   | mW      |
| Off-hook total dissipation, P <sub>Off95</sub>                                                |              | $V_{\text{Bat}} = -48 \text{ V}$ , Active state           |                       | 750                                            | 1000                  | mW      |
| Off95                                                                                         |              | $R_L = 600 \Omega$ , $R_{Feed} = 500 \Omega$              |                       |                                                | .000                  |         |
|                                                                                               |              | Note 19                                                   |                       |                                                |                       |         |
| Tomporaturo quard                                                                             |              |                                                           |                       |                                                |                       |         |
| Temperature guard  Junction temperature at threshold, T <sub>JG</sub>                         |              |                                                           |                       | 140                                            |                       | °C      |
| Temperature guard hysteresis, $\partial T_{JG}$                                               |              |                                                           |                       | 140                                            |                       |         |
| Temperature guaru mysteresis, or JG                                                           |              |                                                           |                       | 10                                             |                       | <u></u> |



# Notes

- 1. The overload level is specified at the two-wire port with the signal source at the four-wire receive port, i.e.  $E_L = 0$  in figure 2.
- 2. dBm is the ratio between power level P and a 1 mW reference power level, expressed in decibels, i.e.

$$dBm = 10 \bullet log_{10} \frac{P}{1 \text{ mW}}$$

dBu is the ratio between voltage Vrms and a 0.775 Vrms reference, expressed in decibels, i.e.

$$dBu = 20 \bullet log_{10} \frac{Vrms}{0.775 Vrms}$$

dBu = dBm at impedance level 600  $\Omega$ 

dBv is the ratio between voltage V and a 1 V reference, expressed in decibels, i.e.

$$dBv = 20 \bullet \log_{10} \frac{V}{1 V}$$

dBup is the ratio between voltage  $V_p$ , measured via a psophometrical filter and a 0.775 Vrms reference, expressed in decibels, i.e.

$$dBup = 20 \bullet log_{10} \frac{V_p}{0.775 \text{ Vrms}}$$

dBrnC is the ratio between power level  $P_{\rm C}$ , measured via a C-message filter and a 1 pW reference power level, expressed in decibels, i.e.

$$dBrnC = 10 \bullet log_{10} \frac{P_c}{1 pW}$$

3. The two-wire impedance,  $Z_{\text{TRX}}$ , is programmable by selection of external component values according to:

$$Z_{TRX} = Z_T / (G_{2-4} \bullet \alpha)$$

where:

 $Z_{TRX}$  = impedance between the TIPX and RINGX terminals

 $Z_{T}$  = programming network between the VTX and RSN terminals

 $G_{2.4}$  = TIPX-RINGX to VTX gain, nom. = 1 (0 dB  $\pm 0.15$  dB)  $\alpha$  = receive current gain, nominally = 100 (40 dB  $\pm 0.15$  dB)

The fuse resistors  $R_F$  add to the impedance presented by the SLIC at terminals TIPX and RINGX for a total two-wire impedance of  $Z_{TR} = Z_{TRX} + 2R_F$ .

- 4. Normal polarity is defined as the tip lead being at a more positive potential than the ring lead. Reversed polarity is defined as the ring lead being at a more positive potential than the tip lead.
- 5. Higher return loss values can be achieved by adding a reactive component to  $R_{\scriptscriptstyle T}$ , the two-wire terminating impedance programming resistor, e.g. by dividing  $R_{\scriptscriptstyle T}$  into two equal halves and connecting a capacitor from the common point to ground. For  $R_{\scriptscriptstyle T}$  = 60 k $\Omega$  the capacitance value is approximately 330 pF.
- 6. The overload level,  $V_{TXO}$ , is specified at the four-wire transmit port, VTX, with the signal source at the two-wire port. Note that the gain from the two-wire port to the four-wire transmit port is  $G_{2-4} = 1$ .
- 7. The level is specified at the two-wire port.
- 8. The level is specified at the four-wire receive port (RSN).
- 9. Fuse resistors  $R_{F1}$  and  $R_{F2}$  impact the insertion loss as explained in the text, section Transmission. The specified insertion loss is for  $R_{F1} = R_{F2} = 0 \Omega$ .
- 10. The two-wire idle noise is specified with the port terminated in 600  $\Omega$  (R<sub>L</sub>) and with the four-wire receive port grounded (E<sub>RX</sub> = 0, E<sub>L</sub> = 0; see figure 6).

The four-wire idle noise at VTX is specified with the two-wire port terminated in 600  $\Omega$  (R<sub>L</sub>). The four-wire receive port is grounded (E<sub>RX</sub> = 0, E<sub>I</sub> = 0; see figure 6).

The idle channel noise degrades by approximately 5 dB when the saturation guard is active. Refer to section Battery feed for a description of the saturation guard.

- 11. These specifications are valid for a longitudinal impedance of 90  $\Omega$  and a metallic impedance of 135  $\Omega$ .
- When the loop current exceeds the limiting threshold the line feed changes from resistive feed (R<sub>Feed</sub> = (R<sub>DC1</sub> + R<sub>DC2</sub>)/5) to nearly constant current feed.
- This parameter degrades when the saturation guard is active.
- 15. Refer to Loop Monitoring Function, Loop current detector active state and Loop current detector tip open state.
- 16. The loop current detector threshold hysteresis is a function of the  $R_{\scriptscriptstyle D}$  value. Refer to note 15 above.
- 17.  $V_{\rm ISat}$  is the voltage across the saturated transistor, i.e. between terminals VBAT and L.
- Power supply rejection ratio test signal is 100 mVrms (sinusoidal).
- 19. Fuse resistor  $R_{F1} = R_{F2} = 0 \Omega$ .

# **Pin Description**

DIP: 28-pin plastic dual in-line. PLCC: 32-pin or 44-pin plastic leaded chip carrier. Refer to figure 10.

| 44PLC | C 32PLCC | PDIP | Symbol | Description                                                                                                                                             |
|-------|----------|------|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1     | _        | _    | NC     | No internal connection. Note 1.                                                                                                                         |
| 2     | 1        | 1    | GND2   | Ground. No internal connection to GND1. Note 2.                                                                                                         |
| 3     | 2        | 2    | VREG   | Regulated negative voltage for power amplifiers. The switch-mode regulator inductor, filter capacitor and RC stabilization network connect to this pin. |
| 4     | 3        | 3    | VCC    | +5 V power supply.                                                                                                                                      |



| <b>44PLC</b> 0 | 32PLCC F | PDIP<br>eet4U.c | Symbol<br>NC | Description  No internal connection. Note 1.                                                                                                                                                                                                                                                                                                                                                                 |
|----------------|----------|-----------------|--------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| _              | 5        | _               | TP           | TP is a thermal conduction pin tied to substrate (Q <sub>Bat</sub> ). Note 3.                                                                                                                                                                                                                                                                                                                                |
| 6              | 4        | 4               | RINGRLY      | Ring relay driver output. Sources up to 80 mA from Vcc.                                                                                                                                                                                                                                                                                                                                                      |
| 7              | 6        | 5               | TESTRLY      | Test relay driver output. Sources up to 80 mA from Vcc.                                                                                                                                                                                                                                                                                                                                                      |
| 8              | 7        | 6               | L            | Switch-mode regulator drive transistor output. The 1 mH inductor and the catch diode connect to this pin. These components must be connected with shortest possible lead lengths. The catch diode, including connecting leads, must exhibit a low inductance to clamp effectively, when the regulator switch opens.                                                                                          |
| 9              | _        | _               | NC           | No internal connection. Note 1.                                                                                                                                                                                                                                                                                                                                                                              |
| 10             | 8        | 7               | VBAT         | Battery supply voltage. Negative with respect to GND2.                                                                                                                                                                                                                                                                                                                                                       |
| 11             | 9        | 8               | VQBAT        | Quiet battery. An external filter capacitor connects between this pin and GND1 to provide filtered battery supply to signal processing circuits.                                                                                                                                                                                                                                                             |
| 12             | 10       | 9               | CHS          | Switch-mode regulator stabilization network input. From this pin a capacitor connects to GND1 and a series RC network to VREG.                                                                                                                                                                                                                                                                               |
| 13             | _        | _               | NC           | No internal connection. Note 1.                                                                                                                                                                                                                                                                                                                                                                              |
| 14             | 11       | 10              | CHCLK        | Switch-mode regulator TTL compatible clock input. Nominal frequency: 256 kHz                                                                                                                                                                                                                                                                                                                                 |
| 15             | _        | _               | NC           | No internal connection. Note 1.                                                                                                                                                                                                                                                                                                                                                                              |
| 16             | 12       | 11              | C4           | C1, C2, C3 and C4 are TTL compatible decoder inputs controlling the SLIC operating states.                                                                                                                                                                                                                                                                                                                   |
| 17             | 13       | _               | NC           | No internal connection. Note 1.                                                                                                                                                                                                                                                                                                                                                                              |
| 18             | _        | _               | NC           | No internal connection. Note 1.                                                                                                                                                                                                                                                                                                                                                                              |
| 19             | 14       | 12              | E0           | Detector out <u>put</u> enable. A logic high level enables the DET output. A logic low level disables the DET output. TTL compatible input. The dual-in-line package has the DET output permanently enabled.                                                                                                                                                                                                 |
| 20             | 15       | 13              | DET          | Detector output. Inputs C1C3 and E1 select the detector to be connected to this output. When DET is enabled via E0 a logic low level indicates that the selected detector is tripped. The DET output is open collector with internal pull-up resistor (15 kohms) to VCC. When disabled, DET thus appears to be a resistor connected to V <sub>CC</sub> .                                                     |
| 21             | 16       | 14              | C2           | Refer to pin C4 description.                                                                                                                                                                                                                                                                                                                                                                                 |
| 22             | 17       | 15              | C3           | Refer to pin C4 description.                                                                                                                                                                                                                                                                                                                                                                                 |
| 23             | 18       | 16              | C1           | Refer to pin C4 description.                                                                                                                                                                                                                                                                                                                                                                                 |
| 24             | _        | _               | NC           | No internal connection. Note 2.                                                                                                                                                                                                                                                                                                                                                                              |
| 25             | _        | _               | RSG          | Saturation guard programming input. A resistor, $R_{SG}$ , between pins RSG and VEE adjusts the saturation guard for operation with $V_{Bat}$ from -64 V to -46 V, see battery feed section.                                                                                                                                                                                                                 |
| 26             | 19       | 17              | RDC          | Dc loop feed resistance is programmed by two resistors connected in series from this pin to the receive summing node, RSN. The resistor junction point is decoupled to GND1 to filter noise and other disturbances before reaching the RSN input. $V_{RDC}$ polarity is negative for normal tip-ring polarity and positive for reversed tip-ring polarity. $ V_{RDC}  =  ( V_{Tdc} - V_{Rdc} /20) - 2.5V $ . |
| 27             | 20&21    | 18              | GND1         | Ground. No internal connection to GND2. Note 2.                                                                                                                                                                                                                                                                                                                                                              |
| 28             | _        | _               | NC           | No internal connection. Note 1.                                                                                                                                                                                                                                                                                                                                                                              |
| 29             | 22       | 19              | RSN          | Receive summing node. 100 times the current (dc and ac) flowing into this pin equals the metallic (transversal) current flowing between the TIPX and RINGX terminals. Programming networks for feed resistance, 2-wire impedance, and receive gain connect to the receive summing node.                                                                                                                      |
| 30             | _        | _               | NC           | No internal connection. Note 1.                                                                                                                                                                                                                                                                                                                                                                              |
| 31             | 23       | 20              | VEE          | -5 V power supply.                                                                                                                                                                                                                                                                                                                                                                                           |
| 32             | 24       | 21              | VTX          | Transmit vf output. The ac voltage difference between TIPX and RINGX, the ac metallic voltage, is reproduced as an unbalanced GND1 referenced signal at VTX with a gain of one. The two-wire impedance programming network connects between VTX and RSN.                                                                                                                                                     |
| 33             | _        | _               | NC           | No internal connection. Note 1.                                                                                                                                                                                                                                                                                                                                                                              |

4-114 www.DataSheet4U.com



| 44PLCC | 32PLCC | PDIP | Symbol                | Description                                                                                                                                                                     |
|--------|--------|------|-----------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 34     | 25     | 22   | HPT                   | Tip side (HPT) of ac/dc separation capacitor.                                                                                                                                   |
| 35     | 26     | 23   | HPR                   | Ring side (HPR) of ac/dc separation capacitor.                                                                                                                                  |
| 36     | _      | _    | NC                    | No internal connection. Note 1.                                                                                                                                                 |
| 37     | 27     | 24   | RD                    | Loop current detector programming resistor, $R_{\rm D}$ , connects from RD to $V_{\rm EE}$ . A filter capacitor $C_{\rm D}$ may be connected from RD to GND1.                   |
| 38     | 28     | 25   | DT                    | Inverting ring trip comparator input.                                                                                                                                           |
| 39     | _      | _    | NC                    | No internal connection. Note 1.                                                                                                                                                 |
| _      | 29     | _    | TP                    | TP is a thermal conduction pin tied to substrate (Q <sub>Bat</sub> ). Note 3.                                                                                                   |
| 40     | 30     | 26   | DR                    | Non-inverting ring trip comparator input.                                                                                                                                       |
| 41     | _      | _    | TIPX <sub>sense</sub> | $TIPX_{Sense}$ is internally connected to $TIPX.$ $TIPX_{Sense}$ is used during manufacturing, but requires no connection in SLIC applications, i.e. leave open.                |
| 42     | 31     | 27   | TIPX                  | The TIPX pin connects to the tip lead of the 2-wire line interface via overvoltage protection components, ring and test relays.                                                 |
| 43     | 32     | 28   | RINGX                 | The RINGX pin connects to the ring lead of the 2-wire line interface via overvoltage protection components, ring and test relays.                                               |
| 44     | _      | _    | $RINGX_{Sense}$       | RINGX <sub>Sense</sub> is internally connected to RINGX. RINGX <sub>Sense</sub> is used during manufacturing, but requires no connection in SLIC applications, i.e. leave open. |

#### **Notes**

- 1. The GND1 and GND2 pins should be connected together via a direct printed circuit board trace.
- 2. Pins marked NC are not internally connected. It is recommended to connect these pins to ground.
- 3. For 32 pin PLCC, these pins (5 and 29) should be connected to  $V_{\rm Bat}$ , heatsink.



Figure 10. Pin configuration, top view. 32-pin or 44-pin j-leaded chip carrier (32 PLCC, 44 PLCC) and 28-pin dual-in-line.





Figure 11. PBL 3796 application example.



# **Functional Description and Applications Information Transmission**

#### Overview

A simplified ac model of the transmission circuits is shown in figure 12. Neglecting the impact of the filters in figure 12 for frequencies from 300 Hz to 3.4 kHz (i.e. filter gain = 1), circuit analysis yields:

$$V_{TR} = V_{TX} + I_{L} \cdot 2R_{F} \tag{1}$$

$$\frac{V_{TX}}{Z_{T}} + \frac{V_{RX}}{Z_{RX}} = \frac{I_{L}}{100}$$
 (2)

$$V_{TR} = E_1 - I_1 \bullet Z_1 \tag{3}$$

where:

 $V_{Tx}$  is the ground referenced, unity gain version of the ac metallic (transversal) voltage between the TIPX and RINGX terminals, i.e.  $V_{TX} = 1 \cdot V_{TRX}$ .

is the ac metallic voltage between tip and ring

is the line open circuit ac metallic Ε, voltage.

Ι, is the ac metallic current.

is the overvoltage protection current limiting resistor.

Z, is the line impedance.

is the programming network for the TIPX to RINGX impedance.

controls the four-wire to two-wire  $Z_{RX}$ gain.

is the analog ground referenced receive signal.

From equations (1), (2) and (3) expressions for two-wire impedance, twowire to four-wire gain, four-wire to twowire gain and four-wire to four wire gain may be derived.

#### **Two-wire Impedance**

To calculate  $Z_{TR}$ , the impedance presented to the 2-wire line by the SLIC, including the resistors  $R_F$ , let  $V_{RX} = 0$ .

From (1) and (2):

$$Z_{TR} = \frac{Z_{T}}{100} + 2R_{F}$$

Since  $Z_{TP}$  and  $R_{F}$  are known  $Z_{T}$  may be calculated from

$$Z_{\scriptscriptstyle T}=100 \bullet (Z_{\scriptscriptstyle TR}-2R_{\scriptscriptstyle F})$$

Example: calculate  $Z_{\tau}$  to make the terminating impedance  $Z_{TR}$  = 900  $\Omega$ in series with 2.16  $\mu$ F. R<sub>F</sub> = 40  $\Omega$ .

Using the expression above

$$Z_{T} = 100 \cdot (900 + \frac{1}{j\omega \cdot 2.16 \cdot 10^{-6}} - 2 \cdot 40)$$

$$= 82 \cdot 10^{3} + \underbrace{\frac{1}{j\omega \cdot 21.6 \cdot 10^{-9}}}$$

i.e.  $Z_{\tau} = 82 \text{ k}\Omega$  in series with 21.6 nF. It is always necessary to have a high ohmic resistor in parallel with the capacitor. This gives a DC-feedback loop for low frequency which ensure stability and reduces noise.

### Two-wire to Four-wire Gain

The two-wire to four-wire gain, G2-4, can be obtained from (1) and (2) with

$$V_{RX} = 0$$
:
$$G_{2-4} = \frac{V_{TX}}{V_{TR}} = \frac{Z_T/100}{Z_T/100 + 2R_F}$$

#### Four-wire to Two-wire Gain

The four-wire to two-wire gain, G<sub>4-2</sub>, is

derived from (1), (2) and (3) with 
$$E_L = 0$$
:  

$$G_{4-2} = \frac{V_{TR}}{V_{RX}} = -\frac{Z_T}{Z_{RX}} \cdot \frac{Z_L}{Z_T/100 + 2R_F + Z_L}$$

#### Four-wire to Four-wire Gain

The four-wire to four-wire gain, G<sub>4-4</sub>, is

derived from (1), (2) and (3) with 
$$E_L = 0$$
:  

$$G_{4-4} = \frac{V_{TX}}{V_{RX}} = -\frac{Z_T}{Z_{RX}} \cdot \frac{Z_L + 2R_F}{Z_T/100 + 2R_F + Z_L}$$

#### **Hybrid Function**

The PBL 3796 SLIC forms a particularly flexible and compact line interface when used together with a Siemens Codec Filter Circuit (SiCoFi) or other similar programmable CODEC/filter. The SiCoFi allows for system controller adjustment of hybrid balance to accommodate different line impedances without change of hardware. The SiCoFi also permits the system controller to adjust transmit and receive gains as well as terminating impedance. Refer to SiCoFi or similar programmable CODEC/filter data sheets for design information.

The hybrid function in an implementation utilizing the uncommitted amplifier in



B: Highpass filter, -3dB @ ≈ 1.8 Hz

C: Lowpass filter, -3dB @ ≈ 1.8 Hz

\* ac-dc separation filter frequency is set by C

Figure 12. Simplified ac transmission circuit.



Figure 13. Hybrid function.



a conventional CODEC/filter combination is shown in figure 13. Via impedance Z<sub>b</sub> a current proportional to V<sub>RX</sub> is injected into the summing node of the combination CODEC/filter amplifier. As can be seen from the expression for the four-wire to four-wire gain a voltage proportional to V<sub>RX</sub> is returned at VTX. This voltage is converted by  $R_{Tx}$  to a current flowing into the same summing node. These currents can be made to cancel each other by letting:

$$\frac{V_{TX}}{R_{TX}} + \frac{V_{RX}}{Z_{B}} = 0 \qquad (E_{L} = 0)$$

Substituting the four-wire to four-wire gain expression,  $G_{4-4}$ , for  $V_{RX}/V_{TX}$  yields the formula for the balance network:

$$Z_{B} = -R_{TX} \cdot \frac{V_{RX}}{V_{TX}} =$$

$$= R_{TX} \cdot \frac{Z_{RX}}{Z_{T}} \cdot \frac{Z_{T}/100 + 2R_{F} + Z_{L}}{Z_{L} + 2R_{F}}$$

Example:  $Z_{TR} = Z_{L} = 600 \ \Omega \ (R_{L}) \ in$  series with 2.16  $\mu F \ (C_{L}) \ R_{F} = 40 \ \Omega, \ R_{TX} = R_{TX} \bullet \frac{2R_{F}}{R_{L} + 2R_{F}} = 2237 \ \Omega$ 27.4 k $\Omega$ , G<sub>4-2</sub> = -1. Calculate Z<sub>B</sub>. Using the  $\overline{Z}_{_{\! B}}$  formula above:

$$Z_{B} = \{Z_{L} = Z_{TR}\} = R_{TX} \bullet \frac{Z_{RX}}{Z_{T}} \bullet \frac{2Z_{L}}{Z_{L} + 2R_{F}} = C_{B} = \frac{(R_{L} + 2R_{F})^{2} \bullet C_{L}}{R_{TX} \bullet 2R_{F}} = 0.95 \,\mu\text{F}$$

$$= \{G_{4-2} = -1\} = R_{TX} \bullet \frac{Z_L}{Z_L + 2R_E} =$$

$$=R_{TX} \bullet \frac{1+j\omega \bullet R_{L} \bullet C_{L}}{1+j\omega \bullet (R_{L}+2R_{F}) \bullet C_{L}}$$

A network consisting of R<sub>B1</sub> in series with the parallel combination of R<sub>B</sub> and C<sub>R</sub> has the same form as the required balance network, Z<sub>B</sub>. Basic algebra

$$R_{B1} = R_{TX} \cdot \frac{R_L}{R_L + 2R_F} = 25.2 \text{ k}\Omega$$



Figure 14. Longitudinal feedback loop.  $V_{LoRef} = (V_{Tip} + V_{Rino})/2$  (without any longitudinal voltage component).



Figure 15. Battery feed.

$$R_{B} = R_{TX} \bullet \frac{2R_{F}}{R_{A} + 2R_{A}} = 2237 \Omega$$

$$C_B = \frac{(R_L + 2R_F)^2 \cdot C_L}{R_{TX} \cdot 2R_F} = 0.95 \,\mu\text{F}$$

#### Longitudinal Impedance

A feedback loop counteracts longitudinal voltages at the two-wire port by injecting longitudinal currents in opposing phase. Therefore longitudinal disturbances will appear as longitudinal currents and the TIPX and RINGX terminals will experience very small longitudinal voltage excursions well within the SLIC common mode range. This is accomplished by comparing the instantaneous two-wire longitudinal voltage to an internal reference voltage, V<sub>LoRef</sub>. As shown below, the SLIC appears as 20  $\Omega$  to ground per wire to longitudinal disturbances. It should be noted, that longitudinal currents may exceed the dc loop current without disturbing the vf transmission. From figure 14 the longitudinal impedance can be calculated:

$$\frac{V_{Lo}}{I_{Lo}} = \frac{R_{Lo}}{100} = 20 \Omega$$

V<sub>10</sub> is the longitudinal voltage I<sub>Lo</sub> is the longitudinal current  $R_{10} = 2 \text{ k}\Omega$  sets the longitudinal

#### Ac - dc Separation Capacitor

The high pass filter capacitor connected between terminals HPT and HPR provides separation between circuits sensing TIPX-RINGX dc conditions and circuits processing vf signals. The recommended  $C_{HP}$  capacitance value of 220 nF will position the 3 dB break point at 1.8 Hz.

#### Capacitor $C_{TC}$ and $C_{RC}$

The capacitors designated  $\mathbf{C}_{\mathrm{TC}}$  and  $\mathbf{C}_{\mathrm{RC}}$  in figure 11, connected between TIPX and ground as well as between RINGX and ground, are recommended as an addition to the overvoltage protection network. Very fast transients, appearing on tip and ring, may pass by the diode and SCR clamps in the overvoltage protection and could damage the SLIC.  $C_{TC}$  and  $C_{RC}$ short such very fast transients to ground. The recommended value for  $C_{TC}$  and  $C_{RC}$ 



is 2200 pF. Higher capacitance values may be used, but care must be taken to prevent degradation of either longitudinal balance or return loss.  $C_{TC}$  and  $C_{RC}$  contribute a metallic impedance of  $1/(\pi \cdot f \cdot C_{TC}) \approx 1/(\pi \cdot f \cdot C_{RC})$ , a TIPX to ground impedance of  $1/(2 \cdot \pi \cdot f \cdot C_{TC})$  and a RINGX to ground impedance of  $1/(2 \cdot \pi \cdot f \cdot C_{RC})$ .

### **Battery Feed**

#### Overview

The PBL 3796 SLIC synthesizes a resistive battery feed system with loop current limiting on short loops. A switch-mode regulator efficiently down-converts the battery supply voltage to reduce power dissipation. The down-converted voltage is applied to the line drive amplifiers and is automatically adjusted to be precisely enough to feed the loop current as well as to allow distortion free vf signal transmission.

The synthesized battery feed is a 50 V source in series with a programmable feed resistance. The apparent 50 V battery is independent of actual supply voltage connected to the SLIC. The SLIC feed resistance is set via scaled, external resistors. For short loops the battery feed is quasi-constant current.

The battery feed polarity can be set to either normal or reversed polarity via the SLIC digital control inputs.

To permit the line drive amplifiers to operate without signal distortion even on high resistance or open circuit loops, a

saturation guard circuit limits the loop voltage, when the tip to ring dc voltage approaches the available battery supply voltage.

With the SLIC set to the stand-by state, power is further conserved by limiting the short circuit loop current to approximately 55% of the active state short circuit current.

The following paragraphs describe the battery feed circuit in detail. At the end of this section a paragraph, "Battery feed circuit programming procedure," summarizes the few simple calculations necessary to program the battery feed.

# Case 1: SLIC in the active or active polarity reversal state; $|V_{TRdc}| < V_{SGRef}$ , $|V_{Rat}| > V_{SGRef} + 12 V$

In the active state C3, C2, C1 = 0, 1, 0 and in the active polarity reversal state C3, C2, C1 = 1, 1, 0.

The battery feed control loop is shown in block diagram form in figure 15. For tip to ring dc voltages less than the saturation guard reference voltage,  $V_{\rm SGRef}$  (refer to Case 2) and for loop currents less than the loop current limiting threshold,  $I_{\rm LLimAct}$ , the following expression, obtained from the block diagram for  $R_{\rm F}=0$ , describes the loop feed:

$$\left(\left|V_{TRdc} \cdot \frac{1}{20}\right| - 2.5\right) \cdot p \cdot \frac{1}{R_{DC1} + R_{DC2}} \cdot 100 = -I_{Ldc}$$

#### where

 $V_{TRdc}$  is the tip to ring dc voltage  $I_{Ldc}$  is the dc loop current

 $\mathbf{R}_{\text{DC1}},\,\mathbf{R}_{\text{DC2}}$  are the external feed resistance programming resistors

p = 1 for normal polarity and p = -1 for reversed polarity

By defining the feed resistance  $R_{\mbox{\tiny Feed}}$  as

$$R_{\text{Feed}} = \frac{R_{\text{DC1}} + R_{\text{DC2}}}{5}$$

and substituting into the above expression the familiar resistive battery feed formula is obtained:

$$I_{Ldc} = p \bullet \frac{50 - |V_{TRdc}|}{R_{Feed}}$$

where 50 V is the apparent battery voltage,  $E_{\text{\tiny RAn}}$ .

The loop current may also be described as a function of loop resistance  $R_L$  since  $V_{TRdc} = I_{Ldc} \cdot R_L$ :

$$I_{Ldc} = p \cdot \frac{50}{R_L + R_{Feed}}$$

The loop current is limited when exceeding  $I_{\rm LLimAct}$ , the loop current limiting threshold.

$$I_{LLimAct} = \frac{115}{R_{DC1} + R_{DC2}}$$

At I<sub>LLimAct</sub> the loop current is 0.5 mA less than predicted by the resistive battery feed formula described earlier in this section.

At the loop current limiting threshold, the loop resistance is

$$R_{LLimAct} = \frac{27 - (R_{DC1} + R_{DC2}) \cdot 10^{-4}}{5 \cdot 10^{-4} + 115/(R_{DC1} + R_{DC2})}$$

At short circuit, i.e.  $R_1 = 0$  ohm, the



Figure 16. Battery feed example.

$$\begin{split} R_{\scriptscriptstyle DC1} &= R_{\scriptscriptstyle DC2} = 1.25 \; k\Omega, \\ i.e. \; R_{\scriptscriptstyle Feed} &= 2 \bullet 250 \; \Omega \end{split}$$

 $V_{Bat} = -48 V$ 

Curve ABCD: active state
Curve AEF: stand-by state



loop current is limited to

$$I_{LShAct} = \frac{145}{R_{DC1} + R_{DC2}}$$

Loop currents between  $\mathbf{I}_{\mathrm{LLimAct}}$  and  $\mathbf{I}_{\mathrm{LShAct}}$ may be calculated\_from

$$I_{Ldc} \approx \frac{1}{R_{DC1} + R_{DC2}} \left[ 145 - 30 \bullet \frac{R_L}{R_{LLimAct}} \right]$$

In figure 16, PBL 3796 battery feed examples, curve segments BC and CD are described by Case 1.

#### Case 2: SLIC in the Active or Active **Polarity Reversal State:**

 $|V_{TRdc}| > V_{SGRef}, |V_{Bat}| > V_{TRdc} + 12V$ In the active state C3, C2, C1 = 0, 1, 0and in the active polarity reversal state C3, C2, C1 = 1, 1, 0.

When the tip to ring dc voltage approaches the  $V_{\text{Bat}}$  supply voltage, a circuit named saturation guard limits the two wire voltage to a small additional increase beyond the saturation guard threshold,  $\boldsymbol{V}_{\text{SGref}}.$  This is to maintain distortion free vf transmission through the line drive amplifiers. The saturation guard feature makes on-hook transmission possible.

The tip to ring voltage at which the saturation guard becomes active, V<sub>scpet</sub> can be calculated from

$$V_{SGRef} = \frac{32,0}{1 - \frac{0,921}{R_{SG} + 2,73}}$$

 $V_{\rm SGRef}$  is in volts for  $R_{\rm SG}$  in kohms R<sub>sg</sub> is a resistor connected between terminal RSG and -5V.

Note that the RSG terminal is available only on the 44-pin surface mount package. The 28-pin dual-in-line and 32-pin surface mount package have the saturation guard internally set to

$$\begin{aligned} & \text{V}_{\text{SGRef}} = 32,0\text{V} \\ & \text{R}_{\text{SG}} = \text{open circuit yields V}_{\text{SGRef}} = 32,0\text{V} \\ & \text{R}_{\text{SG}} = 0 \text{ ohm yields V}_{\text{SGRef}} = 48,3\text{V} \end{aligned}$$

The loop current,  $I_{\rm Ldc}$ , as a function of the loop voltage,  $V_{\rm TRdc}$ , for  $V_{\rm TRdc} > V_{\rm SGRef}$ is described by

$$I_{Ldc} = \frac{V_{SGRef} - V_{TRdc}}{120} + \frac{50 - V_{SGRef}}{(R_{DC1} + R_{DC2})/5}$$

$$I_{LShSb} = \frac{80}{R_{DC1} + R_{DC2}}$$

$$Stand-by state loop from which the energy learn veltage (1 - 0) limit three holds.$$

from which the open loop voltage  $(I_1 = 0)$ is calculated to

$$V_{TRdc}(@I_{Ldc} = 0) = V_{SGRef} + \frac{120 \cdot (50 - V_{SGRef})}{(R_{DC1} + R_{DC2})/5}$$

The open circuit voltage is then, for a programmed feed resistance of 2•250  $\Omega$ , 36,3V for R<sub>SG</sub> = open circuit and 48,7V for  $R_{SG} = 0 \Omega$ .

In figure 16, PBL3796 battery feed examples, curve segment AB is described by case 2.



Figure 17. Switch mode regulator.

Case 3: SLIC in the Stand-by or Standby Polarity Reversal State;

$$|V_{TRdc}| < V_{SGRef}$$
,  $|V_{Bat}| > V_{SGRef} + 12 V$ 

The stand-by operating states reduce power dissipation while the line is idle.

The loop feed in the stand-by state (C3, C2, C1 = 0, 1, 1) and in the stand-by polarity reversal state (C3, C2, C1 = 1, 1, 1) is similar to the active state loop feed, but with lower loop current limits. The stand-by state loop current limiting threshold is

$$I_{LLimSb} = \frac{45}{R_{DC1} + R_{DC2}}$$

The short circuit stand-by state loop current is

$$I_{LShSb} = \frac{80}{R_{DC1} + R_{DC2}}$$

Stand-by state loop resistance at the

limit threshold, 
$$I_{LLimSb}$$
, is
$$R_{LLimSb} = \frac{41 \cdot (R_{DC1} + R_{DC2}) \cdot 10^{-4}}{5 \cdot 10^{-4} + 45/(R_{DC1} + R_{DC2})}$$

Stand-by state loop currents between  $I_{LLimSb}$  and  $I_{LShSb}$  may be calculated from  $I_{Ldc} \approx \frac{1}{R_{DC1} + R_{DC2}} \left[ 80 - 35 \bullet \frac{R_L}{R_{LLim}} \right]$ 

In figure 16, PBL 3796 battery feed examples, this corresponds to curve segment EF.

#### Case 4: SLIC in the TIPX Open Circuit State.

In the TIPX open circuit state C3, C2, C1 = 1, 0, 0. Refere to figure 8. In this state the TIPX terminal is set to high impedance, >150 kΩ. The RINGX terminal sinks a current  $|I_{LRTo}| > 20$  mA until the  $V_{Bat}$ voltage is approached, whereafter the RINGX terminal changes to become a constant voltage source. The constant voltage mode RINGX current can be calculated from

$$|I_{LRTo}| = \frac{|V_{Bat} + 4|}{R_{LRGnd}}$$

where:  $\boldsymbol{R}_{\text{LRGnd}}$  is the resistance between ground and ring lead.

#### C<sub>DC</sub> Capacitor

Refer to the battery feed block diagram, figure 15. The battery feed programming resistors  $\rm R_{\rm DC1}$  and  $\rm R_{\rm DC2}$  together with capacitor  $\rm C_{\rm DC}$  form a low pass filter, which removes noise and vf signals from the battery feed control loop. The recommended 3 dB break point frequency is 160 Hz < f<sub>3dB</sub> < 240 Hz. The C<sub>DC</sub> capacitance



value is then calculated from:

$$C_{DC} = \frac{1}{2\pi \cdot f_{3dB}} \cdot \left[ \frac{1}{R_{DC1}} + \frac{1}{R_{DC2}} \right]$$

Note that  $R_{DC1} = R_{DC2}$  yields minimum  $C_{DC}$  capacitance value.

#### **Switch Mode Regulator**

The switch mode regulator downconverts the  $V_{\mbox{\scriptsize Bat}}$  supply voltage to a value, which is just enough for the line drive amplifiers to feed the required loop current and maintain transmission quality. Since the voltage conversion efficiency is high and the minimum required voltage drop across the line drive amplifiers is low, a significant power dissipation reduction is realized. A 2 x 400  $\!\Omega$  resistive battery feed with 200  $\!\Omega$ line resistance and -48 V battery will have 1.84 W dissipated in the line feed resistors. The PBL 3796 set up for the same 2 x 400 Ofeed and with the same 200  $\Omega$  line resistance and -48 V, V<sub>Ba</sub> would generate only 0.46 W in the line feed circuits (90% power conversion efficiency), i.e. a 1.38 W or 75% reduction in line card power dissipation.

Refer to figure 17 for a block diagram of the switch mode regulator. VBAT is the input voltage, which the regulator converts to VREG with high efficiency.  $V_{\rm Reg}$  powers the line drive amplifiers. The switch mode regulator adjusts its  $V_{\rm Reg}$  output to be equal to the reference voltage,  $V_{\rm Ref}$ . The reference voltage is derived from the TIPX to RINGX dc metallic voltage according to

$$V_{Ref} = -(|V_{TRdc}| + V_{Bias})$$

where  $V_{\mbox{\tiny Bias}}$  is approximately 12 V.

Since  $V_{\rm Bias}$  is the voltage drop across the line drive amplifiers, the SLIC power loss is greatly reduced compared to supplying the amplifiers directly from the  $V_{\rm Bat}$  supply.

The battery supply voltage,  $|V_{Bat}|$ , must be larger than  $|V_{Reg}|$ , i.e.  $|V_{Bat}| \ge |V_{TRdc}| + V_{Bias}$ . If this condition is not met, the tip to ring voltage will be limited by the SLIC according to  $|V_{TRdc}| = |V_{Bat}| - V_{Bias}$ . Although the SLIC continues to function, this mode of operation should be avoided due to increased noise and a much reduced  $V_{Bat}$  to transmission ports rejection ratio.

To minimize noise as well as battery feed circuit power dissipation on long loops the switch mode regulator is automatically turned off for tip to ring dc voltages exceeding a threshold value of approximately V<sub>SGRef</sub> - 1V. With the regulator disabled, the V<sub>Bat</sub> supply voltage is passed on to the VREG input without being down-converted.

The inductor, L, should be 1 mH with a series resistance larger than 15  $\Omega$ . A saturated inductor with less than 15  $\Omega$  of series resistance may damage the SLIC due to excessive regulator switch current.

 $C_{\mbox{\tiny Fit}},\,0.47~\mu\mbox{F},$  is the regulator output filter capacitor.

The catch diode, D<sub>1</sub>, (e.g.1N4448) must withstand 70 V reverse voltage, conduct an average of 50 mA (150 mA peak) and turn off in less than 10 nsec.

C<sub>CH1</sub>, C<sub>CH2</sub> and R<sub>CH</sub> make up a compensation network for an internal voltage comparator. Values are given in the applications example, figure 11.

The components associated with the switching regulator must be connected via the shortest possible PCB trace lengths. Other circuits should be kept isolated from this area. The L terminal voltage variations are large and very fast. To avoid interference the inductor and the catch diode should be located directly at this terminal. Inductors with closed magnetic path core (e.g. toroid, pot core) will reduce interference originating from the inductor.

# Battery Feed Circuit Programming Procedure

Extracting the key elements from the preceeding description results in the following step-by-step procedure.

Establish the battery feed requirements

Maximum loop resistance, including fuse resistors  $R_{\rm F1}$  and  $R_{\rm F2}$ ,  $R_{\rm LMax}$  = ? Loop current at the maximum loop resistance,  $I_{\rm LMin}$  = ?

SLIC supply voltage, VBAT = ?

2. Calculate the feed resistance programming components  $R_{\rm DC1}$  and  $R_{\rm DC2}$  from

$$R_{DC1} = R_{DC2} = [\frac{50}{I_{I \text{ Min}}} - R_{LMax}] \cdot 2,5$$

Note that the above calculation for  $R_{DC1}$ ,  $R_{DC2}$  is valid only for  $I_{LMin} {}^{\bullet}R_{LMax} {}^{\lor}V_{SGRef}$  where  $V_{SGRef}$  is maximum 48,3 for the PBL 3796 (in 44-pins PLCC package).

When the loop voltage exceeds  $V_{\text{SGRef}}$  the loop feed converts to nearly constant voltage feed with a resistive feed characteristics of approximately 120  $\Omega$ .

After calculating  $R_{\rm DC1}$ , and  $R_{\rm DC2}$ , verify the resulting short circuit loop current

$$I_{LShAct} = \frac{145}{R_{DC1} + R_{DC2}}$$

3. Calculate C<sub>DC</sub> from

$$C_{DC} = \frac{1}{2\pi \cdot f_{3dB}} \cdot \left[ \frac{1}{R_{DC1}} + \frac{1}{R_{DC2}} \right]$$

where  $f_{3dB} = 200 \text{ Hz}$ 

4. Recommended switch mode regulator component values:

$$L = 1 \text{ mH} \pm 10 \%;$$

$$C_{Fit} = 0.47 \ \mu F \pm 10\%, \ 100 \ V;$$

$$D_1 = 1N4448$$
 (or equivalent),

$$R_{CH} = 909 \Omega \pm 2\%, 0.25 W;$$

$$C_{CH1} = 0.047 \ \mu F \pm 10\%, \ 100 \ V;$$
  $C_{CH2} = 1500 \ pF \pm 10\%, \ 100 \ V.$ 

# **Loop Monitoring Functions**

#### Overview

The PBL 3796 SLIC contains two detectors: the loop current and the ring trip detector. These two detectors report their status via the shared  $\overline{DET}$  output. The detector to be connected to the  $\overline{DET}$  output is selected according to the logic states at the control inputs C1, C2, C3. Enable input E0 sets the  $\overline{DET}$  output to either active or high impedance state.

# Loop Current Detector - Active State and Stand-by State

Active state (C3, C2, C1 = 0, 1, 0), active polarity reversal state (C3, C2, C1 = 1, 1, 0), stand-by state (C3, C2, C1 = 0, 1, 1), and stand-by polarity reversal state (C3, C2, C1 = 1, 1, 1).

The loop current value at which the loop current detector changes state is programmable by calculating a value for resistor  $R_{\rm D}$ .  $R_{\rm D}$  connects between terminals RD and VEE.

Figure 18 shows a block diagram for the loop current detector. The two-wire interface produces a current, I<sub>RD</sub>, flowing out of pin RD:

$$I_{RD} = 0.5 \bullet \frac{|I_{LT} - I_{LR}|}{300} = \frac{|I_L|}{300}$$

where  $I_{LT}$  and  $I_{LR}$  are currents flowing into



the TIPX and RINGX terminals and  $I_L$  is the loop current. The voltage generated across the programming resistor  $R_D$  by  $I_{RD}$  is applied to an internal comparator with hysteresis. The comparator reference voltage for transition on-hook to off-hook is 1.55 V. The reference voltage for a transition off-hook to on-hook is 1.37 V. A logic low level results at the  $\overline{DET}$  output, when the comparator reference voltage is exceeded.

For a specified on-hook to off-hook loop current threshold,  $\mathbf{I}_{\rm LThOff},~\mathbf{R}_{\rm D}$  is calculated from

$$R_{D} = \frac{1.55 \cdot 300}{|I_{LTbOff}|}$$

The calculated  $R_{_D}$  value corresponds to an off-hook to on-hook loop current threshold,  $I_{_{1\, Th\Omega n}}$ , of

$$|I_{LThOn}| = \frac{1.37 \cdot 300}{R_D}$$

# Loop Current Detector - Tip Open Circuit State

Tip open circuit state (C3, C2, C1 = 1, 0, 0)

In the tip open circuit state the loop current detector function is similar to the active state, but the RD terminal current,  $I_{\rm pp}$ , is calculated from

$$I_{RD} = \frac{I_{LR}}{600}$$
 where  $I_{LR}$  is the ring lead current.



Figure 18. Loop current detector.



Figure 19. Ring trip network, balanced ringing.

The detector is triggered at a ring lead threshold current I<sub>LRThOffTo</sub> with the R<sub>D</sub> resistance value set to

$$R_{D} = \frac{1.55 \cdot 600}{I_{LRThOffTo}}$$

The ring lead current must be reduced to less than

$$I_{LRThOnTo} = \frac{1.37 \cdot 600}{R_{D}}$$

for the detector to return to its non-triggered state.

# Loop Current Detector - Filter Capacitor

To increase the loop current detector noise immunity, a filter capacitor may be added from terminal RD to ground. A suggested value for  $C_{\rm D}$  is:

$$C_{D} = \frac{1}{2\pi \cdot R_{D} \cdot f_{adF}}$$

where

 ${\rm f_{3dB}}\ = 500$  Hz is the high end frequency response 3dB break point for the low pass filter created.

 $C_D$  is in farads for  $R_D$  in ohms.

Note that  $C_{\scriptscriptstyle D}$  may not be required if the detector output is software filtered.

#### **Ring Trip Detector**

Ring trip detection is accomplished by monitoring the two-wire line for presence of dc current while ringing is applied. When the subscriber goes offhook with ringing applied, dc loop current starts to flow. The comparator in the SLIC with inputs DT and DR detects this current flow via an interface network. The result of the comparison is presented at the DET output. The ring trip comparator is automatically connected to the DET output, when the SLIC control inputs are set to the ringing state (C3, C2, C1 = 0, 0, 1). When off-hook during ringing is detected, the line card or system controller will proceed to disconnect the ringing source (software ringtrip) by resetting the control input logic states. Alternatively, the DET output may be monitored by circuits on the line card, which perform the ringtrip function (hardware ringtrip).

The ringing source may be balanced or unbalanced, superimposed on the  $V_{\rm Bat}$  supply voltage. The unbalanced ringing source may be applied to either the tip lead or the ring lead with return



on the other wire. A ring relay, energized by the SLIC ring relay driver, connects the ringing source to tip and ring. For unbalanced ringing systems the loop current sensing resistor may be placed either in series with the ringing generator or in series with the return lead to around.

Figures 19 and 20 show examples of balanced and unbalanced ringing systems. For either ringing system the ringtrip detection function is based on a polarity change at the inputs DT and DR of the ringtrip comparator.

In the unbalanced case the dc voltage drop across resistor  $\boldsymbol{R}_{\text{RT}}$  is zero as long as the telephone remains on-hook. With the telephone off-hook during ringing, do loop current will flow, causing a voltage drop across  $R_{\rm RT}$ . The  $R_{\rm RT}$  voltage is applied to the comparator input DT via resistor R<sub>3</sub>. R<sub>4</sub> shifts the voltage level to be within the comparator common mode range. C<sub>RT</sub> removes the ac component of the ringing signal. R, and R, establish a bias voltage at comparator input DR, which is more negative than DT when the telephone is on-hook and is more positive than DT when the telephone goes off-hook during ringing.

Complete removal of the ringing signal ac component at the DT input may not be necessary. Some residual ac component at the DT input may under certain operating conditions cause the DET output to toggle between the on-hook and off-hook states at the ringing frequency. However, with the telephone off-hook the DET output will be at logic low level for more than half the time.

Therefore, by sampling the DET output, a software routine can discriminate between on-hook and off-hook through examination of the duty cycle. Full removal of the ringing frequency from the DT input while maintaining ringtrip within required time limits (approximately < 100 ms) usually mandates a second order filter rather than the first order shown in figure 20. The software approach minimizes the number of line card components.

In the balanced ringing system shown in figure 19, R, and R, are the loop current sensing resistors. With the telephone on-hook, no dc loop current flows to cause a dc voltage drop across resistors R<sub>1</sub> and R<sub>2</sub>. Voltage dividers R<sub>B2</sub>, R<sub>4</sub> and R<sub>B1</sub>, R<sub>3</sub> bias the ringtrip comparator input DT to be more positive than DR. With the telephone off-hook during ringing dc loop current will flow, causing a voltage drop across resistors R, and R<sub>2</sub>, which in turn will make comparator input DT more negative than DR, setting the DET output to logic low level, indicating ringtrip condition. Capacitors  $C_{RT1}$  and  $C_{RT2}$  filter the ring voltage at the comparator inputs. For 20 Hz ringing it is suitable to calculate these capacitors for a time constant of T = 50 ms, i. e.

$$C_{RT1} = T \cdot \left[ \frac{1}{R_{B2}} + \frac{1}{R_4} \right]$$

#### Detector Output, DET

The loop current detector and ringtrip  $\underline{\text{comparato}_{r}}$  share a common output, DET. The DET output is open collector with internal pull-up resistor to  $V_{cc}$ . Via

control inputs C1 through C3 one of the two detectors is selected to be connected to the  $\overline{\text{DET}}$  output. With enable input E0 set to logic high level, the  $\overline{\text{DET}}$  output is activated. In the  $\overline{\text{DET}}$  active state a logic low level indicates a triggered detector condition and a logic high level reports a non-triggered detector. With E0 set to logic low level, the  $\overline{\text{DET}}$  output is set to its high impedance state, i.e. connected to  $V_{\rm CC}$  via the internal pull-up resistor.

### **Relay Drivers**

The PBL 3796 SLIC contains two identical drivers for test and ring relays. The drivers are pnp transistors in open collector configuration, designed to drive 80 mA from the  $\rm V_{\rm CC}$  supply. Each driver has an internal inductive kick-back clamp diode. The relay coil may be connected to negative supply voltages ranging from ground to  $\rm V_{\rm Bat}$ . Control input C4 activates the test relay driver. Control inputs C1, C2 and C3 are used to operate the ring relay.

### **Control Inputs**

#### Overview

The PBL 3796 SLIC has four TTL compatible control inputs, C1 through C4. A decoder in the SLIC interprets the control input logic conditions and sets up the commanded operating state. C1 through C3 allow for eight operating states. The C4 control input acts directly on the test relay driver.

The control inputs interface with programmable CODEC/filters, e.g. SLAC, SiCoFi, Combo II without any



Figure 20. Ring trip network, unbalanced ringing.



interface components. Via serial I/O ports on the programmable CODEC/filter devices a micro processor can communicate with the SLIC. In designs utilizing conventional CODEC/filters without control latches, the line card logic must contain the neccessary latches for inputs C1 through C4.

Table 1 contains a summary description of the Control Inputs.

#### **Test Relay Control (C4)**

With C4 set to logic low level the test relay driver (TESTRLY) is activated. C4 set to logic high level causes the relay driver to be de-energized. The test relay driver is controlled exclusively by C4 and is independent of the C1, C2 and C3 logic levels.

# Open Circuit State (C3, C2, C1 = 0, 0, 0)

In the Open Circuit State both the TIPX and RINGX power amplifiers present a

high impedance to the line. The loop current detector is not active in this state.

#### Ringing State (C3, C2, C1 = 0, 0, 1)

The ring relay driver (RINGRLY) is activated and the ring trip compar<u>ator</u> is connected to the detector output (DET). The TIPX and RINGX terminals are in the high impedance state and signal transmission is inhibited.

#### Active State (C3, C2, C1 = 0, 1, 0)

TIPX is the terminal closest to ground potential and sources loop current, while RINGX is the more negative terminal and sinks loop current. Signal transmission is normal and the loop current detector is gated to the DET output.

#### Stand-by State (C3, C2, C1 = 0, 1, 1)

In the stand-by state the short circuit loop current is limited to a maximum of  $I_{LShSb}$  = 80 / ( $R_{DC1}$  +  $R_{DC2}$ ). Loop current limiting starts to take effect for currents larger

| State # | C4<br>Note | C3<br>e 1 | C2 | C1 | Operating State            | Active detector      |
|---------|------------|-----------|----|----|----------------------------|----------------------|
| 1       | Х          | 0         | 0  | 0  | Open circuit               | Ring trip comparator |
| 2       | Χ          | 0         | 0  | 1  | Ringing                    | Ring trip comparator |
| 3       | Χ          | 0         | 1  | 0  | Active                     | Loop current         |
| 4       | Χ          | 0         | 1  | 1  | Stand-by                   | Loop current         |
| 5       | Χ          | 1         | 0  | 0  | Tip open                   | Loop current         |
| 6       | Χ          | 1         | 0  | 1  | Reserved                   | None                 |
| 7       | Χ          | 1         | 1  | 0  | Active polarity reversal   | Loop current         |
| 8       | Χ          | 1         | 1  | 1  | Stand-by polarity reversal | Loop current         |
|         |            |           |    |    |                            |                      |

#### Notes

1. Control input C4 logic state (X) affects only the test relay driver and does not change the SLIC operating state. C4 at logic low level activates the test relay driver. C4 at logic high level turns the test relay driver off.

Table 1. PBL 3796 operating states.

| Enable state # | E0 | DET output state | Active detector                  |
|----------------|----|------------------|----------------------------------|
| 1              | 0  | High impedance   | None                             |
| 2              | 1  | Active           | Loop current or ringtrip. Note 1 |

#### **Notes**

 The loop current detector or the ring trip comparator is selected via C3, C2, C1 (state # 2 selects the ringtrip comparator)

Table 2. Enable input.

than the threshold value  $I_{\rm LLimSb} = 45 \, / \, (R_{\rm DC1} + R_{\rm DC2})$ . For loop currents less than  $I_{\rm LLimSb}$ , battery feed is identical to the Active state loop feed. The loop current detector is connected to the  $\overline{\rm DET}$  output.

# TIPX Open Circuit State (C3, C2, C1 = 1, 0, 0)

The TIPX power amplifier presents a high impedance to the line. The RINGX terminal is active and sinks current. The loop current detector is connected to the  $\overline{\rm DET}$  output. The detection threshold for the on-hook to off-hook transition is  $\rm I_{LRThOffTo}=(1.55 \bullet 600) \ / \ R_{\rm D}.$  The RINGX terminal is able to sink up to 35 mA from ground.

#### Reserved State (C3, C2, C1 = 1, 0, 1)

This state has no assigned function.

# Active Polarity Reversal State (C3, C2, C1 = 1, 1, 0)

TIPX and RINGX polarity is reversed from the Active State: RINGX is the terminal closest to ground and sources loop current while TIPX is the more negative terminal and sinks current. Polarity reversal transition time is approximately 4 msec.. The loop current detector is connected to the  $\overline{\text{DET}}$  output. Signal transmission is normal. The loop current is limited to 145 /  $(R_{\text{DC1}} + R_{\text{DC2}})$ .

# Stand-by Polarity Reversal State (C3, C2, C1 = 1, 1, 1)

Polarity Reversal as described under state C3, C2, C1 = 1, 1, 0 and Stand-by as described under state C3, C2, C1 = 0, 1, 1.

#### **Enable Input**

E0 sets the DET output to active state, when at logic high level and to high impedance state when at logic low level.

Table 2 summarizes the above description of the Enable Input.

#### Overvoltage Protection

The PBL 3796 SLIC must be protected against overvoltages on the telephone line caused by lightning, ac power contact and induction. Refer to Maximum Ratings, TIPX and RINGX terminals, for maximum allowable continuous and transient voltages that may be applied to the SLIC. The circuit shown in figure 12 utilizes series resistors together with a



programmable overvoltage protector (e g Texas Instrument TISP PBL1), serving as a secondary protection.

The protection network in figure 9 is designed to meet requirements in ITU-T K20, Table 1.

The TISP PBL1 is a dual forward-conducting buffered p-gate overvoltage protector. The protector gate references the protection (clamping) voltage to negative supply voltage (i e the battery voltage, V<sub>Bat</sub>). As the protection voltage will track the negative supply voltage the overvoltage stress on the SLIC is minimized.

Positive overvoltages are clamped to ground by an internal diode. Negative overvoltages are initially clamped close to the SLIC negative supply rail voltage. If sufficient current is available from the overvoltage, then the protector will crowbar into a low voltage on-state condition, clamping the overvoltage close to ground.

A gate decoupling capacitor,  $C_{\text{TISP}}$  is needed to carry enough charge to supply a high enough current to quickly turn on the thyristor in the protector. Without the capacitor even the low inductance in the track to the  $V_{\text{Bat}}$  supply will limit the current and delay the activation of the thyristor clamp.

The fuse resistors  $R_{\rm F}$  serve the dual purposes of being non- destructive energy dissipators, when transients are clamped and of being fuses, when the line is exposed to a power cross. Ericsson Components AB offers a series of thick film resistors networks (e g PBR 51- series and PBR 53-series) designed

Also devices with a built in resetable fuse function is offered (e g PBR 52-series) including positive temperature coefficient

for this application.

(PTC) resistors, working as resetable fuses, in series with thick film resistors. Note that it is important to always use PTC's in series with resistors not sensitive to temperature, as the PTC will act as a capacitance for fast transients and therefore the ability to protect the SLIC will be reduced.

If there is a risk overvoltages on the  $V_{\text{Bat}}$  terminal on the SLIC, then this terminal should also be protected.

# **Over-temperature Protection**

A ring lead to ground short circuit fault condition, as well as other improper operating modes, may cause excessive SLIC power dissipation. If junction temperature increases beyond 140 °C, the temperature guard will trigger, causing the SLIC to be set to a high impedance state. In this high impedance state power dissipation is reduced and the junction temperature will return to a safe value. Once below 130 °C junction temperature the SLIC is returned back to its normal operating mode and will remain in that state assuming the fault condition has been removed.

### **Power-up Sequence**

The voltage at pin VBAT sets the substrate voltage VQBAT (supplied internally from VBat through a resistor), which must at all times be kept more negative than the voltage at any other terminal. This is to maintain correct junction isolation between devices on the chip. To prevent possible latch-up, the correct power-up sequence is to connect ground and V<sub>Bat</sub>, then other supply voltages and signal leads. Should the  $V_{\mbox{\tiny Bat}}$ supply voltage be absent, a diode with a 2 A current rating, connected with its cathode to VEE and anode to VQBAT, ensures the presence of the most negative supply voltage at the VQBAT pin.

The  $V_{\text{Bat}}$  voltage should not be applied at a faster rate than  $dV_{\text{Bat}}/dt=4~V/\mu\text{sec}$ , e.g. a time constant formed by a 5.1 ohm resistor in series with the VBAT pin and a 0.47 microfarad capacitor from the VBAT pin to ground. One resistor may be shared by several SLICs.

### **Printed Circuit Board Layout**

Care in PCB layout is essential for proper function. The components connecting to the RSN input should be placed in close proximity to that pin, such that no interference is injected into the RSN terminal. A ground plane surrounding the RSN pin is advisable. The  $C_{HP}$  capacitor should be placed close to terminals HPT and HPR to avoid unwanted disturbances.

The switch mode regulator components must be located near the pins to which they connect. It is particularly important that the catch diode and the inductor are connected via shortest possible trace lengths.

Ground terminals GND1 and GND2 should be connected via a direct PCB trace at the device location.

### Ordering Information

| Package          | Temp Range                 |              |
|------------------|----------------------------|--------------|
| Part No.         |                            |              |
| Plastic DIP 28-p | 0 to 70 $^{\circ}\text{C}$ | PBL 3796N    |
| PLCC 44-pin      | 0 to 70 °C                 | PBL 3796QN   |
| PLCC 44-pin      | 0 to 70 °C                 | PBL 3796/2QN |
| PLCC 32-pin      | 0 to 70 °C                 | PBL 3796RN   |
| PLCC 32-pin      | 0 to 70 °C                 | PBL 3796/2RN |



www.DataSheet4U.com

Information given in this data sheet is believed to be accurate and reliable. However no responsibility is assumed for the consequences of its use nor for any infringement of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Ericsson Components AB. These products are sold only according to Ericsson Components AB' general conditions of sale, unless otherwise confirmed in writing.

Specifications subject to change without notice.
1522 PBL 3796 Uen Rev. A

© Ericsson Components AB April 1997

This product is an original Ericsson product protected by US, European and other patents.



**Ericsson Components AB** S-164 81 Kista-Stockholm, Sweden Telephone: (08) 757 50 00